

## **CFG Gemini**

# IP Integration Specification

Version: GEMINI-19.07L

**Revision: 0.0** 

**Intel Confidential** 



Copyright © 2019, Intel Corporation. All rights reserved.

Intel and the Intel logo are trademarks of Intel Corporation in the U.S. and other countries.

\* Other names and brands may be claimed as the property of others.

This document contains information on products in the design phase of development.

INFORMATION IN THIS DOCUMENT IS PROVIDED IN CONNECTION WITH INTEL PRODUCTS. NO LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE, TO ANY INTELLECTUAL PROPERTY RIGHTS IS GRANTED BY THIS DOCUMENT. EXCEPT AS PROVIDED IN INTEL'S TERMS AND CONDITIONS OF SALE FOR SUCH PRODUCTS, INTEL ASSUMES NO LIABILITY WHATSOEVER AND INTEL DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY, RELATING TO SALE AND/OR USE OF INTEL PRODUCTS INCLUDING LIABILITY OR WARRANTIES RELATING TO FITNESS FOR A PARTICULAR PURPOSE, MERCHANTABILITY, OR INFRINGEMENT OF ANY PATENT, COPYRIGHT, OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS OTHERWISE AGREED IN WRITING BY INTEL, THE INTEL PRODUCTS ARE NOT DESIGNED OR INTENDED FOR ANY APPLICATION IN WHICH THE FAILURE OF THE INTEL PRODUCT COULD CREATE A SITUATION WHERE PERSONAL INJURY OR DEATH MAY OCCUR.

Intel may make changes to specifications and product descriptions at any time, without notice. Designers must not rely on the absence or characteristics of any features or instructions marked "reserved" or "undefined." Intel reserves these for future definition and shall have no responsibility whatsoever for conflicts or incompatibilities arising from future changes to them. The information here is subject to change without notice. Do not finalize a design with this information.

The products described in this document may contain design defects or errors known as errata which may cause the product to deviate from published specifications. Current characterized errata are available on request.

Contact your Intel account manager or distributor to obtain the latest specifications and before placing your product order.

Copies of documents that have an order number and are referenced in this document or in other Intel literature can be obtained from your Intel account manager or distributor.



# CFG Gemini IP Integration Specification

#### **About This Document**

This document describes the guidelines for seamless integration of CFG Gemini IP. This includes details of the IP components and instructions on how to integrate them into customer SoC. The registers in NoC RTL can be accessed via the CFG configuration bus which is described in the HTML documentation generated by NocStudio for each user input configuration.

#### **Audience**

This document is intended for users of NocStudio:

- NoC Architects, Designers and Verification Engineers
- SoC Architects, Designers and Verification Engineers

#### Prerequisite

Before proceeding, you should generally understand:

- Basics of Network on Chip technology
- ARM AMBA 4 interconnect standard
- ARM ACE interconnect standard

#### **Related Documents**

The following documents can be used as a reference to this document.

- CFG NocStudio Gemini User Manual
- CFG Gemini Technical Reference Manual

#### **Customer Support**

For technical support about this product and general information about CFG products, contact CFG Support.



# Revision History

| Revision | Date         | Updates         |
|----------|--------------|-----------------|
| 0.0      | Jul 19, 2019 | Initial Version |



# Contents

| A  | bout   | This Document                              | 3  |
|----|--------|--------------------------------------------|----|
| A  | udier  | nce                                        | 3  |
| Pı | rereq  | uisite                                     | 3  |
| R  | elated | d Documents                                | 3  |
| C  | uston  | ner Support                                | 3  |
| 1  | No     | C IP Overview                              | 7  |
|    | 1.1    | NoC IP Components                          | 7  |
|    | 1.2    | Directory Structure                        | 7  |
|    | 1.3    | Documentation                              | 8  |
|    | 1.4    | NocStudio Flow to Generate NoC IP          | 9  |
| 2  | Inte   | egration of NoC                            | 8  |
|    | 2.1    | Integration of NoC RTL                     | 8  |
|    | 2.2    | Integration of NoC Verification Checkers   | 17 |
|    | 2.3    | Supported Tools                            | 19 |
| 3  | Inte   | egration of Multiple NoCs                  | 20 |
|    | 3.1    | Automated Integration of Multiple NoCs     | 21 |
|    | 3.2    | Manual Integration of Multiple NoCs        | 22 |
| 4  | No     | C VERIFICATION COMPONENTS                  | 26 |
|    | 4.1    | OVERVIEW OF CHECKERS                       | 26 |
|    | 4.2    | ENVIRONMENT SETUP FOR INTEGRATION          | 26 |
|    | 4.3    | FAST INITIALIZATION FOR CCC DIRECTORY      | 29 |
|    | 4.4    | FAST INITIALIZATION FOR LLC.               | 30 |
|    | 4.5    | FAST INITIALIZATION FOR CONFIGURABLE SLAVE | 30 |
|    | 4.6    | FORCING CONNECTION TO COHERENT FABRIC      | 31 |
|    | 4.7    | USAGE MODES                                | 31 |
|    | 4.8    | PERFORMANCE DEBUG                          | 32 |



|   | 4.9  | CHECKERS                                       | 33  |
|---|------|------------------------------------------------|-----|
| 5 | Lov  | v Power Integration Overview                   | 79  |
|   | 5.1  | NoC IP Components                              | 79  |
|   | 5.2  | Directory Structure                            | 79  |
|   | 5.3  | NocStudio Flow to Generate Low Power NoC IP    | 79  |
|   | 5.4  | Integration of NoC RTL                         | 82  |
|   | 5.5  | Integration of CPF files                       | 84  |
|   | 5.6  | Integration of UPF Files                       | 84  |
|   | 5.7  | Integration of Low Power Verification Checkers | 85  |
|   | 5.8  | Overview of Checkers                           | 86  |
|   | 5.9  | Environment Setup for Integration              | 87  |
|   | 5.10 | Usage Modes                                    | 87  |
|   | 5.11 | Checkers                                       | 88  |
|   | 5.12 | Supported Tools                                | 93  |
| 6 | Phy  | ysical Design Guidelines                       | 94  |
|   | 6.1  | RTL Netlist Structure                          | 94  |
|   | 6.2  | Synthesis                                      | 98  |
|   | 6.3  | DEF                                            | 102 |
|   | 6.4  | CDC                                            | 102 |
| 7 | Pla  | ce and Route Guidelines                        | 105 |
|   | 7.1  | P&R keeping the NoC elements together          | 105 |
|   | 7.2  | P&R merging NoC Elements with Host             | 105 |
|   | 7.3  | NoC Quick Start Information                    | 106 |
| 8 | DF   | Т                                              | 115 |
| 9 | Wa   | ivers                                          | 116 |
|   | 9.1  | Lint Waivers                                   | 116 |
|   | 9.2  | CDC Waivers                                    | 120 |



C:\SVN\trunk \_doc\release\_docs\IP Integration
Specification\Chapters\IP Introduction.docx



#### 1 INTEGRATION OF NOC

In the NocStudio project directory, ns\_noc\_files.f contains all the file references for NoC RTL and verification checkers. The following sections describe the integration process in detail.

#### 1.1 INTEGRATION OF NOC RTL

To instantiate NoC RTL in your environment:

 Set the environment variable \$NS\_PROJ\_PATH to point to the project directory that was created by NocStudio, for example:

```
setenv NS_PROJ_PATH /absolute/path/of/project/created/
```

Include the following line in the file list for the project which instantiates the NoC.

```
-f ns_noc_files.f
```

• The top-level module is ns\_soc\_ip, specified in ns\_soc\_ip.v.

#### 1.1.1 Hierarchical RTL generation

By default, NocStudio creates modules for each NoC element and these modules are interconnected to create the NoC. An option is available to create an additional level of hierarchy in the generated RTL by grouping certain NoC elements into their own hierarchy. This creates group modules interconnecting NoC modules belonging to that group. Group modules along with ungrouped NoC modules are interconnected at the next higher level to create the NoC.

Groups can comprise of any combination of routers, bridges, CFG RTL IP modules or NoC nodes. When grouped by NoC node, all routers and bridges at that node are added to the group module.

#### 1.1.2 Reset

Table 1 NoC reset signals

| Signal name                            | Description                                           |  |
|----------------------------------------|-------------------------------------------------------|--|
| reset_n_ <power_domain></power_domain> | Reset pins are named according to the power domain to |  |
|                                        | which they belong. The reset pins are active-low.     |  |
|                                        | - Default power domain is system, and hence the       |  |
|                                        | default reset pin is reset_n_system.                  |  |



|                                               | - All other power domains are added via the command add_power_domain, and they are named accordingly. |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------|
| tst_rst_ <power_domain></power_domain>        | Per power domain test reset input, active-high.                                                       |
| tst_rst_bypass_ <power_domain></power_domain> | Per power domain test reset bypass control, active-high.                                              |

One active low reset pin per power domain is present at the NoC level. Additionally, all NoCs provide a pair of DFT reset bypass pins per power domain (both active-high) that provide explicit control over reset in test modes. If test mode control over reset is not required in a particular application, these pins should be tied low.

Each set of reset pins is distributed asynchronously to all the NoC elements belonging to the associated power domain. Internally within the NoC elements, reset\_n is captured in synchronizing structures that propagate the assertion edge asynchronously but force synchronous de-assertion of reset to local logic. The test reset signal, tst\_rst\_<power\_domain>, locally overrides reset\_n via multiplexors controlled by tst\_rst\_bypass\_<power\_domain> that sit at the outputs of the synchronizers. Hence test reset is fully asynchronously distributed to the local logic.

The customer must ensure that the reset pins are asserted long enough so that all NoC elements being powered up together are in reset at the same time. This is equal to the number of cycles for reset to propagate across the NoC + 16 (number of clock cycles that reset must be asserted at each NoC element). Since cold reset is typically a long operation, a safe way to do this is to assert reset for a large number of slow clocks – 100 ticks of the slowest clock in NoC system. Note that the synchronization of the de-assertion of reset in the NoC modules will take additional time. Traffic to the NoC should be delayed a number cycles of the slowest clock equal to the synchronizer depth after reset is de-asserted.

Physical distribution of reset to the various components of the NoC is the responsibility of the customer.

Each NoC element can come out of reset at different times. The link\_available signal from a NoC element, if asserted, indicates to its neighbors that it has not yet come out from reset.

Additional details on the clocks, resets and physical integration and design guidelines are available in the Physical Design Guidelines document provided with the release.

#### 1.1.3 Clocks

The following table lists the clock signal in the generated RTL.



Table 2 NoC clock signals

| Signal name                        | Description                                                                    |  |  |  |  |
|------------------------------------|--------------------------------------------------------------------------------|--|--|--|--|
| clk_ <clock_domain></clock_domain> | Clock pins are named as per the clock domain they belong to                    |  |  |  |  |
|                                    | - Default clock domain is noc, and hence default clock pin is clk_noc          |  |  |  |  |
|                                    | - Register bus clock domain is regbus and the corresponding clock              |  |  |  |  |
|                                    | pin is clk_regbus                                                              |  |  |  |  |
|                                    | - All other clock domains are added via command                                |  |  |  |  |
|                                    | add_clock_domain, and are named accordingly                                    |  |  |  |  |
|                                    | For example, a certain clock domain can be defined for the host                |  |  |  |  |
|                                    | clock of a bridge with an async, ratio_slow or ratio_fast clock crosser        |  |  |  |  |
|                                    | interface. The corresponding clk_ <clock_domain> pin at the NoC</clock_domain> |  |  |  |  |
|                                    | level will be internally connected to the host clock pin of the bridge         |  |  |  |  |
|                                    | (NoC element)                                                                  |  |  |  |  |

The NoC IP may have different clock domains that run asynchronously to each other. Instructions for adding clock domains can be found in the CFG NocStudio Gemini User Manual. In addition, host interfaces can operate at a clock asynchronous to the NoC clocks. The register bus layer can also operate on a clock asynchronous to NoC clocks. The physical fan-out and distribution of the clock is the responsibility of the customer.

Clock crossing between hosts and the NoC can happen within a bridge or on link between the bridge and the connected router. A list of clock crossings that exist in the NoC is generated by NocStudio in noc\_reference\_manual.html. There are different kinds of clock crossings. The async clock crossing refers to an asynchronous clock, where the frequency and phase alignment of the clocks have no necessary relationship. The ratio\_slow and ratio\_fast are phase-aligned synchronous clock crossers with an N:1 or 1:N ratio. The ratio\_slow refers to a clock crosser where the host is running slower than the NoC. ratio\_fast refers to a clock crosser where the host is running faster than the NoC.

The synchronous clock crossers require a frequency relationship as well as a phase relationship. To achieve phase alignment, it is expected that the source of the ratio clocks will be the same.

Intel Confidential





Figure 1 Synchronous clock crossers require alignment of rising edge.

To enable the communication, a clock enable control signal must be driven by the clock divider logic to identify when the fast and slow clocks share a rising edge.



Figure 2 A clock enable input indicates when the rising edges are shared by the clocks.

The figure above shows a 1:2 clock ratio with a transition to 1:1 ratio. The clock enable signal should be driven for a full fast clock cycle, and should be driven high during the cycle before the shared rising edge. In the 1:1 case, the clock enable will stay asserted.

The interface with the clock crossing does not need to be quiesced when a ratio change occurs. The only requirement is that the clock enable is only asserted during the fast clock cycle before the shared rising edge.

#### 1.1.4 Clock Gating

All NoC elements support activity-based coarse clock gating. Coarse clock gating can be enabled or disabled through NocStudio programming.



#### 1.1.4.1 Clock Gating for NoCs without Regbus

In absence of the NoC regbus layer, after programming is done through NocStudio, there is no further option to control clock gating. Coarse clock gating is either always enabled or disabled based on NocStudio programming.

#### 1.1.4.2 Clock Gating for NoCs with Regbus

For NoCs with the register bus and coarse clock gating enabled via NocStudio, control is provided to disable or enable clock gating at the granularity of each NoC element through register programming. There is one system\_cg\_or pin for each NoC element. The system\_cg\_or pin of a NoC element allows the coarse clock gating feature implemented in hardware to be overridden by software control. This is done by writing to a dedicated register RBSLVCG (details in noc\_reference\_manual.html and noc\_registers.csv) residing in the Regbus Ring Master on that node. While changing the value on system\_cg\_or pin of a NoC element, it should be in an idle state and there should be no traffic flowing through it. Failure to observe this restriction will result in unpredictable or unrecoverable errors at system level. In addition, an important requirement is to wait the requisite number of cycles to allow the value written in RBSLVCG, to propagate to the target NoC element.

The Regbus Ring Master on each node contains 32 registers, each mapping to one of 32 slaves on that node. These register outputs will drive output pins from Regbus Ring Master and connect to system\_cg\_or pins of the appropriate NoC elements on that node.

The clock gating of NoC elements on the regbus layer is controlled through an external pin system\_cg\_or\_regbus. The pin description is given in Table 6.

Table 3 Regbus layer clock gating signal

| Signal name         | Description                                 |
|---------------------|---------------------------------------------|
| system_cg_or_regbus | Overrides coarse clock gating feature for   |
|                     | Regbus Ring Master and Regbus Master        |
|                     | Bridge (logic 1 implies coarse clock gating |
|                     | feature will not be used by hardware).      |
|                     | This signal originates from a system-level  |
|                     | clock controller (from external to NoC      |
|                     | fabric) and connects to the system_cg_or    |
|                     | pin of all Regbus Ring Master and Regbus    |
|                     | Master Bridge.                              |

Intel Confidential



#### 1.1.5 Register Bus

The NoC has an optional, distributed register network allowing for general debugging, performance statistics gathering, and error recovery. The register bus (regbus) is built as an independent NoC layer (regbus layer) with a single access port. This port uses a modified AXI4-Lite protocol.

Please refer to the CFG Register Bus Protocol document for in-depth details on the register bus.

Some properties of the register bus master interface are listed below:

- 32-bit data width
- Supports AxLEN 0 or 1 for accessing 32-bit and 64-bit registers, respectively
- Up to 16 outstanding read/write requests can be issued to the NoC regbus layer

NoC registers are automatically created by NocStudio and placed in a fixed register bus address map. This address map is unrelated to any address map within the main NoC design.

For details of the registers and register address map, refer to noc\_reference\_manual.html and noc\_registers.csv (which only appears if register bus is enabled) generated by NocStudio in the project directory.

NocStudio provides two configuration options through which read and write commands can be sent to the NoC regbus layer:

**Default option:** A master agent connects directly to the regbus layer port for reading or writing registers of the NoC. Usually this port is connected with a house keeping processor which is highly secure managing all system related functions.

**Regbus Master Tunnel option**: For design which doesn't have a separate housekeeping processor, the regbus can be enabled with the Regbus Master Tunnel mode. Any processor on the NoC layer can access the NoC registers through the tunnel.

#### 1.1.6 Regbus Master Tunnel

Inside the NoC, the Regbus Master Tunnel is implemented as a host with two input slave ports and an output master port.

By default, only one slave input port (port 0) is instantiated and is an AXI4 interface. This
slave port is used to connect to a particular AXI4 Slave Bridge from the non-regbus NoC
layers. Register reads and writes are issued on the non-regbus NoC layers and their
corresponding addresses are mapped to the AXI4 Slave Bridge. The AXI4 Slave Bridge
then sends those requests to the regbus layer via the Regbus Master Tunnel.



• The second slave input port (port 1) can be enabled through a NocStudio property and is connected directly to the regbus master agent.

```
host_prop rbm tunnel_slv1_enabled yes
```

• The output master port is connected to the Regbus Master Bridge on the NoC regbus layer. The Regbus Master Tunnel processes register read and write requests from the two slave ports and sends them to the regbus layer via the Regbus Master Bridge.

#### 1.1.7 SRAM/Register File Instantiation

Many NoC designs contain rams or register files--either for NoC components which must be implemented as RAMs, or for NoC elements where the integrator can choose to either use a flopped implementation or to use a register file, as suits each instance best. Integrators must instantiate their own RAMs at the appropriate place in the ram wrapper files created in the noc\_modifiable\_rtl directory in the project directory.

For some designs, this is straightforward because there may be only one instance of a given ram in the design. In that case, the integrator should simply remove the sample instantiation and replace it with their own ram implementation. Each ram wrapper file in noc\_modifiable\_rtl contains a section like this:

.DOUT(data\_out));



`endif

However, for other NoCs, this may be less straightforward, because they may contain, for example, multiple instances of a given NoC element, like CCC with its directory rams, or master bridges with reorder buffers. In that case, each might need a different size of the ram in question, requiring unique instantiations. In those cases, NocStudio will generate a comment statement like this inside each ram wrapper, immediately following the instantiation of the placeholder RAM module:

```
//If you have multiple unique ram instances for ns_cmn_2p_rf please
//uncomment the structure below and populate it with the correct
//ram instantiations.
  //generate
    //if (P_RROB_RAM_NAME == ns_h6_m_cmn_2p_rf) begin: G_NS_H6_M_CMN_2P_RF
    // Please instantiate your ram for ns_h6_m_cmn_2p_rf (width=261, depth=128) here
    //end
             if
    //else
                    (P_RDATA_RF0_RAM_NAME
                                                             ns_iocb0_cmn_2p_rf_rd_0)
                                                                                           begin:
G_NS_IOCB0_CMN_2P_RF_RD_0
    // Please instantiate your ram for ns_iocb0_cmn_2p_rf_rd_0 (width=256, depth=128) here
    //end
    //else
             if
                    (P_RDATA_RF1_RAM_NAME
                                                                                           begin:
                                                             ns_iocb0_cmn_2p_rf_rd_1)
G_NS_IOCB0_CMN_2P_RF_RD_1
    // Please instantiate your ram for ns_iocb0_cmn_2p_rf_rd_1 (width=256, depth=128) here
    //end
             if
    //else
                    (P_RDATA_RF0_RAM_NAME
                                                             ns_llc0_cmn_2p_rf0_sprt0)
                                                                                           begin:
G_NS_LLC0_CMN_2P_RF0_SPRT0
    // Please instantiate your ram for ns_llc0_cmn_2p_rf0_sprt0 (width=256, depth=128) here
    //end
  //endgenerate
```



Implementors should uncomment the generate statement in the relevant ram wrapper files and modify it such that each RAM of that type in the design is properly instantiated for the instance name listed.

#### 1.1.8 Interrupts

Every NoC router and bridge has an interrupt output signal. Interrupt is asserted when a fatal error or other interesting condition is encountered in a NoC element. The errors are also logged in interrupt status registers of the NoC element. If the mesh\_prop <code>single\_interrupt\_for\_noc</code> is set to "yes," interrupts from different NoC elements are logically ORed together (combinatorically) within the NoC and a single combined interrupt is brought out on the NoC external interface. This combined interrupt single should be treated as asynchronous relative to all clocks. This combined interrupt single should be treated as asynchronous relative to all clocks. If the mesh\_prop <code>single\_interrupt\_for\_noc</code> is set to "no," interrupts from different NoC elements are exposed directly on the NoC external interface.

If the register bus is instantiated in the NoC, it can be used to access interrupt control and status registers. Interrupt mask registers can be set to enable or disable some interrupts. When an interrupt occurs, a status register can be accessed to determine what the cause of the interrupt was. This status can be cleared in order to de-assert the interrupt signal. If an interrupt mask is modified to enable an event to trigger an interrupt, the status for that interrupt should be cleared by the user before changing the mask or the interrupt will trigger immediately.

If the register bus is not present in the NoC, the interrupt signals will still exist. Since there is no way to vary status or to change the interrupt mask, the mask will be set to only enable fatal error conditions. If the interrupt is ever triggered, there will be no way to de-assert the interrupt. This can still be useful to indicate a fatal error.

#### 1.1.9 Event Counters

When the register bus is present in the NoC, it is possible to configure the NoC elements to count events for either performance measurement or for debug purposes. The routers and bridges each have a set of control registers and counters. The control registers allow the user to specify which event(s) they would like to have counted. As soon as the user programs the control registers, the counter(s) will begin to count the specified event(s). The counter register is readable and writeable. It can be read to see the current count and it can be written to in order to clear the count, or to initialize the count to a specific value. The counter will keep counting even when it hits its maximum value, which will cause it to overflow and start over at count zero.



The event counters can be set up to trigger an interrupt when the counter overflows. The overflow condition updates the interrupt status register. The interrupt mask can be used to enable or disable that interrupt. The user can trigger an interrupt after N number of events within the count window by initializing the counter to a value where incrementing N times will cause an overflow.

The registers controlling the event counters are independent, so intelligent use of the registers is required. Before switching from one set of counts to another, the user may want to program the control registers to not count any event. At that time, the user should clear the counter and the status bit in the interrupt register and program the interrupt mask. Once all of these registers are set correctly, the user can program the event control register to start counting a specified event.

#### 1.1.10 Functional safety

ECC or parity-based error detection and correction of transport over a NoC can be enabled on a per-flow basis. Following guidelines must be followed when a NoC with these safety features is integrated in an environment for simulation.

External modules can inject X state into NoC data inputs for invalid data bits. A second source of X may come from non-reset flip-flops present in the internal data path on NoC elements. When ECC is computed by hardware over a data bus, any X can propagate to the end point and cause spurious X on error check interrupts. This may trigger verification X checkers on the interrupt pins. To overcome this, when building and running simulations with ECC/Parity enabled on data flows, variable NS\_ECC\_X\_SQUASH must be defined. This causes X on any invalid data bit to be randomly changed to 1'b1 or 1'b0 before ECC is generated on the data bus.

+define+NS\_ECC\_X\_SQUASH

Note that this is a special case of simulation only behavior implemented in RTL under the control of a `define variable. This variable should only be defined for simulations on ECC/parity enabled NoCs and must remain undefined in synthesis or emulation environments.

#### 1.2 Integration of NoC Verification Checkers

For details on the CFG IP verification checkers, see Section Error! Reference source not found. E ach checker binds to the corresponding RTL instance as shown in Figure 3 NoC checkers binding to RTL.

Intel Confidential



### ns\_bind\_checkers.svh





18

Figure 3 NoC checkers binding to RTL

To integrate NoC verification checkers into your environment:

• Add the following line to your testbench:

```
`include "ns_bind_checkers.svh"
```

The ns\_bind\_checkers.svh file is located in the project directory created by NocStudio. It binds all checkers provided by NocStudio IP to their respective RTL instances regardless of testbench hierarchy. This file can be used without any changes.

 Set the environment variable \$NS\_PROJ\_PATH to point to the directory created by NocStudio, for example:

Intel Confidential



#### setenv NS\_PROJ\_PATH /absolute/path/of/project/created/

- Adjust the `defines settings in noc\_verif\_cust/ns\_global\_defines.vh according to the recommended usage Section 3.2 Error! Reference source not found.. This file contains the ` defines used by the verification checkers.
- Set the NS\_NOC\_TOP `define to the hierarchical path to the ns\_soc\_ip instance in your environment.
- Set the NS\_END\_OF\_SIM `define to the hierarchical path to the end\_of\_sim signal from your testbench. It should be mapped to a 1-bit signal with single rising edge when the sim ends. This `define is used to trigger exit checks in checkers. Set the NS\_END\_OF\_SIM `define to 1'b0 if you do not desire exit checks.

#### 1.3 SUPPORTED TOOLS

Supported 64-bits versions of tools and languages:

- NoC RTL uses IEEE Std 1364<sup>TM</sup>-2005 syntax and its support must be enabled in the tool flow.
- NoC simulation environment uses SystemVerilog IEEE Std 1800-2009
- Simulator: Cadence Incisiv 13.20.s036
- Simulator: Synopsys VCS-MX J-2014.12-SP3-3
- Synthesis: Cadence GENUS 15.20-p004\_1



#### 2 INTEGRATION OF MULTIPLE NOCS

To integrate RTL from multiple NoCs into the same design for simulation the following steps must be followed:

• The NocStudio configuration file for each NoC must have a unique project name and contain the command:

prop\_default tag\_project\_name yes

This allows each NoC to have unique top-level module names and log file names.

• Run NocStudio on each configuration file to generate project directories for multiple NoCs. For each configuration file, NocStudio generates the following:

*Table 4 Directory and files with tag\_project\_name* 

| Name                                            | Description                                                                   | Туре         |
|-------------------------------------------------|-------------------------------------------------------------------------------|--------------|
| noc_verif_ip_proj/                              | Custom verification files specific to each NoC.                               | Verification |
| ns_ <pre>project&gt;_soc_ip.v</pre>             | ns_soc_ip.v for each NoC.                                                     | RTL          |
| ns_ <pre>project&gt;_fabric.v</pre>             | ns_fabric.v for each NoC.                                                     | RTL          |
| ns_ <pre>project&gt;_fabric_modules.v</pre>     | ns_fabric_modules.v for each NoC.                                             | RTL          |
| ns_ <pre>project&gt;_group_modules.v</pre>      | ns_group_modules.v for each NoC.                                              | RTL          |
| ns_ <pre>project&gt; _pp_to_pd_map.txt</pre>    | ns_ pp_to_pd_map.txt for each NoC. NOTE: Only generated for Low Power NoCs.   | Verification |
| ns_ <pre>project&gt; _pd_to_pdnum_map.txt</pre> | ns_pd_to_pdnum_map.txt for each NoC. NOTE: Only generated for Low Power NoCs. | Verification |
| ns_ <pre>project&gt;_preloader_declare.sv</pre> | ns_preloader_declare.sv for each NoC. NOTE: Only present for Pegasus          | Verification |



| ns_ <pre>project&gt; _preloader_init.sv</pre> | ns_preloader_init.sv for each NoC.<br>NOTE: Only present for Pegasus | Verification |
|-----------------------------------------------|----------------------------------------------------------------------|--------------|
| ns_ <pre>project&gt; _preloader_set.sv</pre>  | ns_preloader_set.sv for each NoC.<br>NOTE: Only present for Pegasus  | Verification |
| ns_ <pre>project&gt;_bind_checkers.svh</pre>  | ns_bind_checkers.svh for each NoC.                                   | Verification |

Once multiple NoC project directories exist, the next step is to construct a combined NoC project directory. This can be done either manually, or using the sample script, \$NOCSTUDIO\_HOME/scripts/ns\_multi\_noc.pl where \$NOCSTUDIO\_HOME is the installation directory.

#### 2.1 AUTOMATED INTEGRATION OF MULTIPLE NOCS

- The ns\_multi\_noc.pl sample script constructs a combined NoC project directory, stitches a
  combined NoC testbench and performs a sanity check by compiling and elaborating the
  generated NoC RTL.
- To get a list of options, invoke the following command:

```
$NOCSTUDIO_HOME/scripts/ns_multi_noc.pl -h
```

• To run ns\_multi\_noc.pl, change to the installation directory and invoke the following:

If you are using Cadence Incisive Simulator, run:

```
$NOCSTUDIO_HOME/scripts/ns_multi_noc.pl \
-i <project1> <project2> ... <projectN> \
-o <combined_project>
```

If you are using Synopsys VCS, run:

```
$NOCSTUDIO_HOME/scripts/ns_multi_noc.pl \
-i <project1> <project2> ... <projectN> \
-o <combined_project> \
-VCS
```

Where,



- project1> project2> ... denote the paths to input NoC project directories.
- <combined\_project> denotes the desired name of the output combined NoC project directory.

On a successful compile and elaboration, the following will appear at the prompt:



A file named SIM\_SKIPPED will be generated in the combined NoC project directory indicating that only the build phase was performed. The log file ns\_multi\_noc.log will log the steps performed by the ns\_multi\_noc.pl script and any errors encountered. Depending on the simulator, the log file run\_test\_vcs.log or run\_test\_incisiv.log will also list any errors encountered during the build phase. The build logs, named build.log, are located in the model/model\_\*/directory.

After a successful NoC sanity testbench build, the generated combined NoC RTL and verification IP are ready for integration into the user's environment.

#### 2.2 MANUAL INTEGRATION OF MULTIPLE NOCS

 Create a combined NoC project directory and recursively copy the directories and files listed in Table 4 Directory and files with tag\_project\_name from each NoC project directory, along with the following directories, into the combined project directory.

| Table 5 Additional |  |  |  |
|--------------------|--|--|--|
|                    |  |  |  |
|                    |  |  |  |

| Name                | Description                                                                                                 | Туре         |
|---------------------|-------------------------------------------------------------------------------------------------------------|--------------|
| noc_modifiable_rtl/ | RTL modules, such as RAM, that can be replaced by user implementation                                       | RTL          |
| noc_rtl/            | NoC RTL library                                                                                             | RTL          |
| noc_verif_cust/     | Holds ns_global_defines.vh file used<br>for integration of CFG verification IP<br>into customer environment | Verification |
| noc_verif_ip/       | NoC verification checkers IP library                                                                        | Verification |



| noc_rtl_agents/   | NoC RTL agents library.                                                 | RTL          |
|-------------------|-------------------------------------------------------------------------|--------------|
| noc_verif_agents/ | NoC verification agents IP library                                      | Verification |
| cpfs/             | NoC hierarchical CPF files. NOTE:<br>Only generated for Low Power NoCs. | CPF          |

- Edit the ns\_<project>\_bind\_checkers.svh files in the combined project directory. For multiple
  NoCs, there will be bind statements for the same module in more than one file. Resolve this
  by removing redundant bind statements for the same module.
- Create a combined ns\_node\_id\_table.sv file in the combined project directory by concatenating the contents of ns\_node\_id\_table.sv from each NoC.
- Create a combined ns\_routing\_table.sv file in the combined project directory by concatenating the contents of ns\_routing\_table.sv from each NoC.
- Create a combined ns\_power\_map\_table.sv file in the combined project directory by concatenating the contents of ns\_power\_map\_table.sv from each NoC. NOTE: Only present for Low Power NoCs.
- Create a combined ns\_global\_defines.vh by taking noc\_verif\_cust/ns\_global\_defines.vh from
  the first NoC project directory then adding any `defines from
  noc\_verif\_cust/ns\_global\_defines.vh of subsequent NoCs that are not already present. There
  should be no duplicate `defines. Remove any `defines pointing to checker instances that do
  not have a bind statement in ns\_project>\_bind\_checkers.svh. For example,

#### Where,

- project1> denotes the name of the project for the first NoC in lower case.
- <PROJECT1> denotes name of the project for the first NoC in upper case.



- <project2> denotes name of the project for the second NoC in lower case.
- <PROJECT2> denotes name of the project for the second NoC in upper case.
- Consolidate ns\_noc\_files.f from each NoC to create final simulation file list for multiple NoCs.
   For example,

```
+libext+.v+.sv
+incdir+$COMBINED_PATH/noc_rtl
+incdir+$COMBINED PATH/noc rtl agents/tunnel
+incdir+$COMBINED PATH/noc verif ip
+incdir+$COMBINED PATH/noc verif cust
-y $COMBINED_PATH/noc_rtl
-y $COMBINED_PATH/noc_modifiable_rtl
-y $COMBINED_PATH/noc_rtl_agents/tunnel
-y $COMBINED_PATH/noc_verif_ip
-y $COMBINED_PATH/noc_verif_ip_proj
$COMBINED_PATH/noc_verif_ip/ns_amba_struct.sv
$COMBINED PATH/noc verif ip/ns brdg cfg.sv
$COMBINED PATH/noc verif ip/ns mstrbrdg cfg.sv
$COMBINED_PATH/noc_verif_ip/ns_aximpabrdg_cfg.sv
$COMBINED_PATH/noc_verif_ip/ns_regbus_struct.sv
$COMBINED_PATH/ns_project1>_fabric_modules.v
$COMBINED_PATH/ns_ct1>_fabric.v
$COMBINED_PATH/ns_ct1>_group_modules.v
$COMBINED_PATH/ns_project1>_soc_ip.v
-f $COMBINED_PATH/noc_verif_bench/noc_verif_bench.vc
-f $COMBINED PATH/noc verif bench/noc verif bench.gemini.vc
+incdir+$COMBINED PATH/noc rtl agents/ip
-y $COMBINED_PATH/noc_rtl_agents/ip
$COMBINED_PATH/ns_project2>_fabric_modules.v
$COMBINED_PATH/ns_project2>_fabric.v
$COMBINED_PATH/ns_cproject2>_group_modules.v
$COMBINED_PATH/ns_project2>_soc_ip.v
```

#### Where,

- <project1> denotes the project name of the first NoC.
- <project2> denotes the project name of the second NoC.
- \$COMBINED\_PATH denotes the path to the combined NoC project directory.



• For each additional NoC, simply replicate the same lines of project2> to point to the unique files of the new NoC.

This mechanism can be used to integrate more than two NoCs with no upper limit to the number of NoCs.



#### 3 Noc Verification Components

The NoC IP package contains both unit-level and NoC-level checkers to ensure functional correctness of the NoC during simulation.

#### 3.1 OVERVIEW OF CHECKERS

If NocStudio is enabled with **verification components generation privileges**, it would provide the following checker files:

Table 6 CFG verification checkers

| Checkers                        | Instantiated                                                           |
|---------------------------------|------------------------------------------------------------------------|
| NoC End-to-End Checker          | One instance per NoC                                                   |
| Regbus End-to-End Checker       | One instance per regbus layer                                          |
| AMBA Master Bridge Checker      | One instance per AMBA Master bridge RTL                                |
| AMBA Slave Bridge Checker       | One instance per AMBA Slave Bridge RTL                                 |
| Shared Interface Bridge Checker | One instance per Shared Interface bridge RTL                           |
| Regbus Ring Slave Checker       | One instance per Regbus Ring Slave RTL                                 |
| Link Clock Cross FIFO Checker   | One instance per link clock cross FIFO                                 |
| Asynchronous FIFO Checker       | One instance per voltage domain crossing FIFO or link clock cross FIFO |
| CCC Checkers                    | One instance per CCC                                                   |
| DVM Checker                     | One instance per DVM                                                   |
| LLC Checker                     | One instance per LLC                                                   |
| Global Coherency Tracker (GCT)  | One instance per NoC                                                   |
| CSR Checker                     | One instance per CSR                                                   |
| SRAM Checkers                   | One instance per LLC or CCC RAM                                        |

#### 3.2 Environment Setup for Integration

In order to integrate in NoC verification components, a list of `define variables need to be defined.



Table 7 `define variables for model build

| `define variable name             | Description                                                                                                                       | Notes                                                                                                                                           |
|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| `NS_NOC_TOP                       | Map to hierarchical path to ns_soc_ip instance within user testbench.                                                             | None.                                                                                                                                           |
| `NS_END_OF_SIM                    | Map to a 1-bit signal with single rising edge transition at end of simulation to trigger exit checks in the various NoC checkers. | This signal goes high once and stays high for at least 2 cycles at the end of simulation, when all traffic in NoC is expected to have quiesced. |
| `NS_NOC_END2END_CHEC<br>KER_EN    | Set to 1 to enable, 0 to disable<br>AMBA NoC End-to-End<br>Checker.                                                               | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |
| `NS_E2E_LOG                       | Set to 1 to enable, 0 to disable traffic logging by AMBA NoC End-to-End Checker.                                                  | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |
| `NS_REGBUS_END2END_CH<br>ECKER_EN | Set to 1 to enable, 0 to disable<br>Regbus End-to-End<br>Checker.                                                                 | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |
| `NS_REGBUS_E2E_LOG                | Set to 1 to enable, 0 to display traffic logging by the Regbus End-to-End Checker.                                                | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |
| `NS_ACEMSTRBRDG_CHEC<br>KER_EN    | Set to 1 to enable, 0 to disable<br>AMBA Master Bridge<br>Checker.                                                                | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |
| `NS_ACESLVBRDG_CHECKE<br>R_EN     | Set to 1 to enable, 0 to disable<br>AMBA Slave Bridge<br>Checker.                                                                 | Recommend mapping to a plusarg variable to allow runtime control of value.                                                                      |



| `NS_REGBUS_RING_SLV_CH<br>ECKER_EN    | Set to 1 to enable, 0 to disable<br>Regbus Ring Slave Checker.                                                                                               | 11 0                                                                       |  |
|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--|
| `NS_LINK_CLK_CROSS_FIFO _CHECKER_EN   | Set to 1 to enable, 0 to disable<br>Link Clock Cross FIFO<br>Checker.                                                                                        | Recommend mapping to a plusarg variable to allow runtime control of value. |  |
| `NS_ASYNC_FIFO_CHECKE<br>R_EN         | Set to 1 to enable, 0 to disable<br>Async FIFO Checker.                                                                                                      | Recommend mapping to a plusarg variable to allow runtime control of value. |  |
| NS_ASYNC_FIFO_LOG_EN                  | Set to 1 to enable, 0 to display traffic logging by the Async FIFO checker.                                                                                  | Recommend mapping to a plusarg variable to allow runtime control of value. |  |
| `NS_CCC_CHECKER_EN                    | Set to 1 to enable, 0 to disable CCC checkers.                                                                                                               | Recommend to map to a plusarg variable to allow runtime control of value.  |  |
| `NS_DVM_CHECKER_EN                    | Set to 1 to enable, 0 to disable DVM checker.                                                                                                                | Recommend map to a plusarg variable to allow run-time control of value.    |  |
| `NS_LLC_CHECKER_EN                    | Set to 1 to enable, 0 to disable LLC checker.                                                                                                                | Recommend map to a plusarg variable to allow run-time control of value.    |  |
| `NS_GCT_EN                            | Set to 1 to enable, 0 to disable<br>Global Coherency Tracker.                                                                                                | Recommend map to a plusarg variable to allow run-time control              |  |
| `NS_GCT_VERBOSE_MODE                  | Set to 1 to enable, 0 to disable<br>Global Coherency Tracker<br>verbose mode.                                                                                | Recommend map to a plusarg variable to allow run-time control              |  |
| `NS_GCT_REF_ALLOW_ME M_DATA_CHANGE_EN | Set to 1 to enable, 0 to disable Global Coherency Tracker support for allowing coherent memory data to change if none of the coherent masters have the line. | Recommend map to a plusarg variable to allow run-time control              |  |



|                                  | Note: The most common setting for  'NS_GCT_REF_ALLOW_M  EM_DATA_CHANGE_EN  is 0. Setting it to 1 will turn  off some useful coherency  checks. See Global  Coherency Tracker section  for details. |                                                               |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------|
| `NS_CSR_CHECKER_EN               | Set to 1 to enable, 0 to disable CSR checker.                                                                                                                                                      | Recommend map to a plusarg variable to allow run-time control |
| `NS_LLC_TAG_SRAM_CHEC<br>KER_EN  | Set to 1 to enable, 0 to disable SRAM checker for LLC tag RAM.                                                                                                                                     | Recommend map to a plusarg variable to allow run-time control |
| `NS_LLC_DATA_SRAM_CHE<br>CKER_EN | Set to 1 to enable, 0 to disable SRAM checker for LLC data RAM.                                                                                                                                    | Recommend map to a plusarg variable to allow run-time control |
| `NS_CCC_SRAM_CHECKER_<br>EN      | Set to 1 to enable, 0 to disable SRAM checker for CCC RAM.                                                                                                                                         | Recommend map to a plusarg variable to allow run-time control |
| `NS_DAU_SRAM_CHECKER<br>_EN      | Set to 1 to enable, 0 to disable SRAM checker for DAU RAM.                                                                                                                                         | Recommend map to a plusarg variable to allow run-time control |
| `NS_CSLV_CHECKER_EN              | Set to 1 to enable, 0 to disable<br>the Configurable Slave<br>Checker                                                                                                                              | Recommend map to a plusarg variable to allow run-time control |

#### 3.3 FAST INITIALIZATION FOR CCC DIRECTORY

By default, the coherency directory explicitly initializes hardware after reset. This can slow down simulation time. If the user wants to avoid the extra simulation time, CFG provides the `define in the following table that will immediately initialize the directory with a backdoor mechanism.

Table 8 `define variables for fast back-door initialization

29



| `define Variable Name              | Description                                                                                                                                           |
|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|
| `NS_FORCE_RTL_DIRECTORY_SHORT_INIT | If defined, immediately initializes directory using a backdoor mechanism.  If not defined, hardware will explicitly perform directory initialization. |

#### 3.4 FAST INITIALIZATION FOR LLC

By default, hardware explicitly initializes LLC RAMs after reset. This can slow down simulation time. If the user wants to avoid the extra simulation time, CFG provides the 'define in the following table that will immediately initialize LLC RAMs with a backdoor mechanism. If user does preloading using the preload\_pegasus mechanism, this 'define should be used in conjunction.

Table 9 'define variables for fast back-door initialization

| `define Variable Name        | Description                                                              |
|------------------------------|--------------------------------------------------------------------------|
| `NS_FORCE_RTL_LLC_SHORT_INIT | If defined, immediately initializes LLC RAMs using a backdoor mechanism. |
|                              | If not defined, hardware will explicitly perform initialization.         |

It's possible for the LLC to be programmed as Cache mode or RAM mode at runtime. The task call *get\_reprog\_addrs\_map* should be used to support the preload mechanism dynamically.

#### 3.5 FAST INITIALIZATION FOR CONFIGURABLE SLAVE

By default, hardware explicitly initializes Configurable Slaves after reset. This can slow down simulation time. If the user wants to avoid the extra simulation time, CFG provides the `define in the following table that will immediately initialize Configurable Slave Blocks with a backdoor mechanism.

Table 10 `define variables for fast back-door initialization

| `define Variable Name         | Description                                                                        |
|-------------------------------|------------------------------------------------------------------------------------|
| `NS_FORCE_RTL_CSLV_SHORT_INIT | If defined, immediately initializes Configurable Slave using a backdoor mechanism. |

Intel Confidential



| If not defined, hardware will explicitly perform |
|--------------------------------------------------|
| initialization.                                  |

#### 3.6 FORCING CONNECTION TO COHERENT FABRIC

When coherent masters have their 'cc\_coherency\_connect' property set as 'register\_disconnected' in NocStudio, they are not connected to the coherent fabric by default and need to connect with register accesses before issuing any coherent requests. The following `define provides a mechanism to do a backdoor forcing so that these masters are immediately connected and can issue coherent requests from beginning of simulation.

Table 11 `define variables for fast back-door initialization

| `define Variable Name | Description                                                                                                                                                                                                            |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| `NS_FORCE_CC_CONNECT  | If defined, immediately forces coherent masters that have 'register_disconnected' property to connect to coherent fabric. This `define has no effect on coherent masters that do not have 'register_disconnected' set. |

#### 3.7 USAGE MODES

The following table describes a set of recommended usage modes for enabling the NoC checkers. The tradeoff is between debug visibility and simulation performance penalty for increased visibility.

Table 12 Recommended checker settings

| Usage mode                    | Bringup<br>Mode | Heavy<br>Debug<br>Mode | Code<br>Stable<br>Mode |
|-------------------------------|-----------------|------------------------|------------------------|
| `NS_NOC_END2END_CHECKER_EN    | 1               | 1                      | 1                      |
| `NS_E2E_LOG                   | 1               | 1                      | 0                      |
| `NS_REGBUS_END2END_CHECKER_EN | 1               | 1                      | 1                      |
| `NS_REGBUS_E2E_LOG            | 1               | 1                      | 0                      |
| `NS_ACEMSTRBRDG_CHECKER_EN    | 1               | 1                      | 0                      |
| `NS_ACESLVBRDG_CHECKER_EN     | 1               | 1                      | 0                      |



| `NS_REGBUS_RING_SLV_CHECKER_EN       | 1  | 1  | 0  |
|--------------------------------------|----|----|----|
| `NS_LINK_CLK_CROSS_FIFO_CHECKER_EN   | 1  | 1  | 0  |
| `NS_ASYNC_FIFO_CHECKER_EN            | 1  | 1  | 0  |
| `NS_ASYNC_FIFO_LOG_EN                | 1  | 1  | 0  |
| `NS_CCC_CHECKER_EN                   | 1  | 1  | 1  |
| `NS_DVM_CHECKER_EN                   | 1  | 1  | 1  |
| `NS_LLC_CHECKER_EN                   | 1  | 1  | 1  |
| `NS_GCT_EN                           | 1  | 1  | 1  |
| `NS_GCT_VERBOSE_MODE                 | 1  | 1  | 0  |
| `NS_GCT_REF_ALLOW_MEM_DATA_CHANGE_EN | 0* | 0* | 0* |
| `NS_CSR_CHECKER_EN                   | 1  | 1  | 0  |
| `NS_LLC_TAG_SRAM_CHECKER_EN          | 1  | 1  | 1  |
| `NS_LLC_DATA_SRAM_CHECKER_EN         | 1  | 1  | 1  |
| `NS_CCC_SRAM_CHECKER_EN              | 1  | 1  | 1  |
| `NS_DAU_SRAM_CHECKER_EN              | 1  | 1  | 1  |
| `NS_CSLV_CHECKER_EN                  | 1  | 1  | 0  |
|                                      |    | •  |    |

<sup>\*</sup> This switch turns off some useful coherency checks. It should only be set to 1 if:

#### 3.8 Performance Debug

At the end of simulation, a set of performance statistics are printed to aid performance debug. These performance statistics are collected from RTL registers which can be used to extract the same information post-silicon.

When `NS\_NOC\_END2END\_CHECKER\_EN is set to 1, a set of performance statistics messages are displayed for each master bridge at the end of every simulation. These messages can shed light on root causes for any performance bottlenecks for the simulation, such as serialization events, percentages of narrow requests, time spent waiting for grant, etc. Search for 'SIMULATION PERFORMANCE STATS' in the simulation log.

The following is an example of such messages:

a) The property, 'llc\_class\_read\_discard\_dirty', is present in the NocStudio configuration, or

b) There is an agent outside of the NoC that can change coherent memory data.



- SIMULATION PERFORMANCE STATS: AR channel total number of requests = 200.
- SIMULATION PERFORMANCE STATS: AR channel total number of narrow requests = 0 (0%).
- SIMULATION PERFORMANCE STATS: AR channel total number of split requests = 9 (4%).
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for serialization due to request split = 2955.
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for serialization due to ARID reuse = 0.
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for max\_outstanding = 698.
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for autowake power domains to power up = 0.
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for decode err processing = 0.
- SIMULATION PERFORMANCE STATS: AR channel total number of cycles waiting for grant from noc = 240.
- SIMULATION PERFORMANCE STATS: AR channel total number of requests = 306.
- SIMULATION PERFORMANCE STATS: AR channel total number of narrow requests = 0 (0%).
- SIMULATION PERFORMANCE STATS: AR channel total number of split requests = 12 (3%).
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for serialization due to request split = 1323.
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for serialization due to AWID reuse = 0.
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for max outstanding = 194.
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for autowake power domains to power up = 0.
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for decode err processing = 0.
- SIMULATION PERFORMANCE STATS: AW channel total number of cycles waiting for grant from noc = 1723.

#### 3.9 CHECKERS

#### 3.9.1 Terminology

The types of checks that are performed are divided into the following categories:

**Protocol** – These checks enforce adherence to AMBA or NoC interface protocol.

**Unsupported** – These checks flag violations of AMBA interface protocol features that are currently not supported.



**Functional** – These checks verify the functionality of the NoC RTL.

**Exit** – These checks are performed at the end of simulation to verify that the NoC is in a proper idle state at the end of simulation.

#### 3.9.2 AMBA NoC End-to-End Checker

The AMBA NoC End-to-End Checker is used to verify the correct operation of the NoC design. All requests and responses transmitted into the NoC are tracked to construct a global reference database of expected results at the output interfaces. The traffic transmitted out of each NoC interface is then compared against the global reference database to ensure all relevant data content and command fields arrive with the correct values and in the correct order. Unexpected requests or responses, any traffic sent to an incorrect destination, lost commands or responses, extra commands or responses, unexpected command modification, traffic received that mismatches against expected traffic, any traffic received out of order would all be detected and flagged as errors. At end of simulation, when there should be no traffic in-flight in the NoC, the end-to-end checker ensures that the NoC is in a proper idle state.

Table 13 AMBA NoC end-to-end checks

| Description of check                                                                                                                                                                                         | Present | Type of check |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|---------------|
| Every AR request is tracked with its corresponding R response for the roundtrip check to ensure correct propagation of command fields, propagation of data size and content and ordering within the NoC.     | Always  | Functional    |
| Every AR request that enters the NoC arrives at the correct destination NoC slave bridge, with the correct ARADDR, ARID, ARCACHE, ARBURST, ARPROT, ARQOS, ARLOCK, ARUSER and ARREGION, in the correct order. | Always  | Functional    |
| ARCACHE, ARPROT and ARQOS overrides configured in the NoC on master and slave bridges are transported correctly                                                                                              | Always  | Functional    |



| Every AR request marked as non-modifiable remains unmodified except for the cases where NoC is expected to force modification for functional correctness.                                                                                          | Always | Functional |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------------|
| Every R response that enters the NoC arrives at the correct destination NoC master bridge with the correct RID, RDATA, RRESP, RUSER, RLAST, in the correct order.                                                                                  | Always | Functional |
| Every AR request that fails address map lookup receives a decode error in its R response.                                                                                                                                                          | Always | Functional |
| Every AR request that results in slave error receives the corresponding slave error in its R response.                                                                                                                                             | Always | Functional |
| Every pair of AW and W requests is tracked together with the corresponding B response for roundtrip check to ensure correct propagation of command fields, propagation of data and ordering within the NoC.                                        | Always | Functional |
| Every AW and W request that enters the NoC arrives at the correct destination NoC slave bridge with the correct AWADDR, AWID, AWBURST, AWCACHE, AWPROT, AWQOS, AWLOCK, AWUSER, AWREGION, WID, WUSER, WDATA, WSTRB and WLAST, in the correct order. | Always | Functional |
| Every AW and AR request with an address that has relocation arrives at the correct destination NoC slave bridge with the correct relocated AWADDR/ARADDR                                                                                           | Always | Functional |
| AWCACHE, AWPROT and AWQOS overrides configured in the NoC on master and slave bridges are transported correctly.                                                                                                                                   | Always | Functional |
| Every AW request marked as non-modifiable remains unmodified except for the cases where NoC is expected to force modification for functional correctness.                                                                                          | Always | Functional |
| In AXI3 mode, WID arrives at the slave destination as sent from the master.                                                                                                                                                                        | Always | Functional |



| Every B response that enters the NoC arrives at the correct destination NoC master bridge with the correct BID, BRESP and BUSER, in the correct order. | Always   | Functional |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|
| Every AW request that fails address map lookup receives a decode error in its B response.                                                              | Always   | Functional |
| Every AW request that results in slave error receives the corresponding slave error in its B response.                                                 | Always   | Functional |
| Additional checks within the NoC for early detection of corrupt or misrouted traffic for ease of debugging.                                            | Always   | Functional |
| On AXI4 Master Bridge, if 'axi4_unique_aid' is set and there is no reordering buffer, outstanding ARIDs to the same slave must be unique.              | Always   | Functional |
| On AXI4 Master Bridge, if 'axi4_unique_aid' is set and there is no reordering buffer, outstanding AWIDs to the same slave must be unique.              | Always   | Functional |
| On AXI4 Slave Bridge, if 'axi4_unique_aid' is set then outstanding ARIDs issued onto the slave bus must be unique.                                     | Always   | Functional |
| On AXI4 Slave Bridge, if 'axi4_unique_aid' is set then outstanding AWIDs issued onto the slave bus must be unique.                                     | Always   | Functional |
| On AXI4 and ACE-lite Slave Bridge, if 'axi4_ar_org_id_enb' is set then, id of the master issuing the AR transaction should be propagated to the slave. | Always   | Functional |
| On AXI4 and ACE-lite Slave Bridge, if 'axi4_aw_org_id_enb' is set then, id of the master issuing the AW transaction should be propagated to the slave. | Always   | Functional |
| No request or response is in flight in the NoC.                                                                                                        | Always   | Exit       |
| All requests and responses during the simulation are accounted for.                                                                                    | Always   | Exit       |
| All verification checkers indicate no error.                                                                                                           | Always   | Exit       |
| Every AR request that should travel via the Fast Tap does take the Fast Tap.                                                                           | Fast Tap | Functional |
| Every AR request using the Fast Tap is tracked together with the corresponding R response for roundtrip check                                          | Fast Tap | Functional |



| to ensure correct propagation of command fields, propagation of data and ordering within the NoC.       |                         |            |
|---------------------------------------------------------------------------------------------------------|-------------------------|------------|
| Fast Tap and the regular AR path must not have the same ARID outstanding at the same time.              | Fast Tap                | Functional |
| Requests must not attempt to travel through Fast Tap when there is no Fast Tap present.                 | Fast Tap                | Functional |
| No inflight requests in Fast Tap. All Fast Tap requests are accounted for and have completed correctly. | Fast Tap                | Exit       |
| Correct propagation of AXI4/AXI3 transactions from all the enabled ports in SIB                         | Shared Interface Bridge | Functional |
| Port check error assertion is correct when port check is enabled.                                       | Shared Interface Bridge | Functional |
| Check X or Z on all incoming AXI ports during valid transaction                                         | Shared Interface Bridge | Functional |
| All AR requests are accounted for with respect to R responses.                                          | Shared Interface Bridge | Functional |
| All AW and W requests are accounted for with respect to B responses.                                    | Shared Interface Bridge | Functional |
| No out-of-order or extra commands exiting SIB.                                                          | Shared Interface Bridge | Functional |
| No pending transactions.                                                                                | Shared Interface Bridge | Exit       |
| All requests on AR, AW, W buses are correctly processed and propagated.                                 | AXI3 Slave Agent*       | Functional |
| All responses on R and B buses are correctly processed and propagated.                                  | AXI3 Slave Agent*       | Functional |
| All AR requests are accounted for with respect to R responses.                                          | AXI3 Slave Agent*       | Functional |
| All AW and W request are accounted for with respect to B responses.                                     | AXI3 Slave Agent*       | Functional |
| WDATA is not interleaved across different WIDs.                                                         | AXI3 Slave Agent*       | Functional |
| WID must match AWID for same request.                                                                   | AXI3 Slave Agent*       | Functional |
|                                                                                                         |                         |            |



| AR, AW, W, R, B control signals must not be X or Z when corresponding VALID and READY are high.                             | AXI3 Slave Agent*      | Protocol   |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------|------------|
| No request is in-flight at end of simulation. All verification structures are empty.                                        | AXI3 Slave Agent*      | Exit       |
| Correct conversion of AXI4 AxREGION to APB PSEL.                                                                            | APB Agent*             | Functional |
| Pass through of AXI4 AxPROT to APB PPROT.                                                                                   | APB Agent*             | Functional |
| Correct conversion of AXI4 AxADDR to APB PADDR.                                                                             | APB Agent*             | Functional |
| Pass through of AXI4 AWREGION, AWPROT, WDATA and WSTRB to respective APB slave interface.                                   | APB Agent*             | Functional |
| Pass through of AXI4 ARREGION and ARPROT to respective APB slave interface.                                                 | APB Agent*             | Functional |
| Pass through of APB slave responses for APB write requests depending on slave version to AXI4 BRESP.                        | APB Agent*             | Functional |
| Pass through of APB slave responses for APB read requests depending on slave version to AXI4 RDATA and RRESP.               | APB Agent*             | Functional |
| No out-of-order or extra commands exiting converter.                                                                        | APB Agent*             | Functional |
| Correct error response for unsupported requests entering converter.                                                         | APB Agent*             | Functional |
| PWRITE, PENABLE must not be X or Z when out of reset.                                                                       | APB Agent*             | Protocol   |
| APB control signals must not be X or Z during valid accesses.                                                               | APB Agent*             | Protocol   |
| No pending AXI4 or APB transactions.                                                                                        | APB Agent*             | Exit       |
| All AXI4 requests on AR, AW, W channels are correctly translated and propagated to AXI4-Lite slave.                         | AXI4-Lite Slave Agent* | Functional |
| All AXI4-Lite single beat responses on B and R channels are correctly translated and propagated to AXI4 response interface. | AXI4-Lite Slave Agent* | Functional |
| Pass through of AXI4 Request AxREGION and AxPROT, and AxUSER conversion to AXI4-Lite slave.                                 | AXI4-Lite Slave Agent* | Functional |



| Correct conversion of AXI4-Lite response BUSER/RUSER to AXI4 interface.                                   | AXI4-Lite Slave Agent*    | Functional |
|-----------------------------------------------------------------------------------------------------------|---------------------------|------------|
| All AR requests are accounted for with respect to R responses.                                            | AXI4-Lite Slave Agent*    | Functional |
| All AW and W requests are accounted for with respect to B responses.                                      | AXI4-Lite Slave Agent*    | Functional |
| No out-of-order or extra commands exiting converter.                                                      | AXI4-Lite Slave Agent*    | Functional |
| Correct error response for unsupported requests entering converter.                                       | AXI4-Lite Slave Agent*    | Functional |
| AR, AW, W, R, B control signals must not be X or Z when corresponding VALID and READY are high.           | AXI4-Lite Slave Agent*    | Protocol   |
| No pending AXI4 and AXI4-Lite transactions.                                                               | AXI4-Lite Slave Agent*    | Exit       |
| HMASTLOCK must be low.                                                                                    | AHB-Lite Master<br>Agent* | Functional |
| WRAP burst size must be 16B, 32B or 64B.                                                                  | AHB-Lite Master<br>Agent* | Functional |
| HSIZE must not be 128B.                                                                                   | AHB-Lite Master<br>Agent* | Functional |
| AWQOS, AWLOCK, ARQOS, ARLOCK must be low.                                                                 | AHB-Lite Master<br>Agent* | Functional |
| HSIZE must not be greater than data width.                                                                | AHB-Lite Master<br>Agent* | Protocol   |
| HADDR must be aligned with respect to HSIZE.                                                              | AHB-Lite Master<br>Agent* | Protocol   |
| AHB-Lite control signals must not be X or Z during SEQ or NONSEQ transfers.                               | AHB-Lite Master<br>Agent* | Protocol   |
| Correct conversion of AHB-Lite write transfer to AXI4 AWADDR, AWBURST, AWSIZE, AWLEN, AWPROT and AWCACHE. | AHB-Lite Master<br>Agent* | Functional |



| Correct conversion of AHB-Lite read transfer to AXI4 ARADDR, ARBURST, ARSIZE, ARLEN, ARPROT and ARCACHE. | AHB-Lite Master<br>Agent* | Functional |
|----------------------------------------------------------------------------------------------------------|---------------------------|------------|
| Correct conversion of AXI4 RDATA to AHB-Lite read request.                                               | AHB-Lite Master<br>Agent* | Functional |
| Correct conversion of AXI4 WDATA and WSTRB to AHB-Lite write request.                                    | AHB-Lite Master<br>Agent* | Functional |
| AxBURST must not be 'h0 or 'h3.                                                                          | AHB-Lite Master<br>Agent* | Functional |
| AHB-Lite read response must not return for at least 1 cycle after AHB-Lite read request is issued.       | AHB-Lite Master<br>Agent* | Functional |
| No write and read FIFO overflow or underflow.                                                            | AHB-Lite Master<br>Agent* | Functional |
| Correct conversion of AHB-Lite HRESP to AXI4 RRESP, BRESP.                                               | AHB-Lite Master<br>Agent* | Functional |
| All valid signals low, FSM in idle state, all FIFOs empty.                                               | AHB-Lite Master<br>Agent* | Exit       |
| No outstanding transactions. All verification structures are empty                                       | AHB-Lite Master<br>Agent* | Exit       |
| Correct conversion of AXI4 AW request and W data to AHB-Lite write request and write data.               | AHB-Lite Slave Agent*     | Functional |
| Correct conversion of AHB-Lite write response to AXI4 B response.                                        | AHB-Lite Slave Agent*     | Functional |
| Correct conversion of AXI4 AR request to AHB-Lite read request.                                          | AHB-Lite Slave Agent*     | Functional |
| Correct conversion of AHB-Lite read data to AXI4 R data.                                                 | AHB-Lite Slave Agent*     | Functional |
| Correct conversion of AHB-Lite read response to AXI4 R response.                                         | AHB-Lite Slave Agent*     | Functional |
| HMASTLOCK is always low.                                                                                 | AHB-Lite Slave Agent*     | Functional |
| HSIZE is not greater than AHB-Lite slave bus width.                                                      | AHB-Lite Slave Agent*     | Protocol   |



41

| AWADDR is aligned with respect to AWSIZE.                                                     | AHB-Lite Slave Agent* | Protocol   |
|-----------------------------------------------------------------------------------------------|-----------------------|------------|
| AWSIZE is not greater than bus width.                                                         | AHB-Lite Slave Agent* | Protocol   |
| ARSIZE is not greater than bus width.                                                         | AHB-Lite Slave Agent* | Protocol   |
| Total transfer data size of AR commands does not cross 1KB boundary.                          | AHB-Lite Slave Agent* | Protocol   |
| Total transfer data size of AW commands does not cross 1KB boundary.                          | AHB-Lite Slave Agent* | Protocol   |
| WSTRB has contiguous bits set for all bytes in a write (no holes).                            | AHB-Lite Slave Agent* | Protocol   |
| WSTRB is aligned with respect to AWSIZE.                                                      | AHB-Lite Slave Agent* | Protocol   |
| AHB-Lite control signals must not be X or Z when corresponding HREADY and HREADY_IN are high. | AHB-Lite Slave Agent* | Protocol   |
| Internal RTL micro-architectural checks.                                                      | AHB-Lite Slave Agent* | Functional |
| Bridge RTL FSM is restored to idle state.                                                     | AHB-Lite Slave Agent* | Exit       |
| All bridge RTL FIFOs are empty.                                                               | AHB-Lite Slave Agent* | Exit       |
| All bridge RTL outstanding transaction counts are zero.                                       | AHB-Lite Slave Agent* | Exit       |
| No outstanding transactions. All verification structures are empty                            | AHB-Lite Slave Agent* | Exit       |
| ·                                                                                             |                       |            |

<sup>\*</sup> Present if agent of the specified protocol type is present in NocStudio configuration.

### 3.9.2.1 AMBA NoC End-to-End Fine-Grained User Control

For a subset of the above checks, fine-grained user control is provided to individually enable or disable the checks. For each check listed in the following table, setting the corresponding `define to 1 disables the check; setting it to 0 enables the check. They should be set to the default value in all cases except for error testing that may require these to be set otherwise

Table 14 Fine-grained user control of AMBA NoC end-to-end checks

| Description | `define to control | Present | Default |
|-------------|--------------------|---------|---------|
| of check    |                    |         | value   |



| WSTRB has      | `NS_AXI2AHB_LEGAL_WSTRB_CHECK_DISABLE  | AHB-Lite | 0 |
|----------------|----------------------------------------|----------|---|
| contiguous     |                                        | Slave    |   |
| bits set for   |                                        | Agent*   |   |
| all bytes in a |                                        |          |   |
| write (no      |                                        |          |   |
| holes) and is  |                                        |          |   |
| aligned        |                                        |          |   |
| with respect   |                                        |          |   |
| to AWSIZE.     |                                        |          |   |
| AWADDR         | `NS_AXI2AHB_LEGAL_AWADDR_CHECK_DISABLE | AHB-Lite | 0 |
| is aligned     |                                        | Slave    |   |
| with respect   |                                        | Agent*   |   |
| to AWSIZE.     |                                        |          |   |
|                |                                        |          |   |

<sup>\*</sup> Present if agent of the specified protocol type is present in NocStudio configuration.

### 3.9.2.2 AMBA NoC End-to-End Traffic Logs

The AMBA NoC End-to-End Checker has the capability of generating a set of end-to-end traffic log files during the simulation to provide visibility of the traffic on each master bridge and each slave bridge within the NoC. The following table lists the settings required to enable the end-to-end logs.

Table 15 Settings to enable AMBA NoC End-to-End Checker traffic logs

| `define to control         | Value |
|----------------------------|-------|
| `NS_NOC_END2END_CHECKER_EN | 1     |
| `NS_E2E_LOG                | 1     |

The file names of the logs have the following format with <br/>bridge\_id> corresponding to the bridge id of each bridge assigned by NocStudio.

Table 16 AMBA NoC End-to-End Checker log files

| File name | Description |
|-----------|-------------|
|           |             |

Intel Confidential

42



| ns_noc_acemstrbrdg_<br>bridge_id>_ar_r.log             | AXI or ACE master bridge traffic log for AR |
|--------------------------------------------------------|---------------------------------------------|
|                                                        | and R channels                              |
| ns_noc_acemstrbrdg_ <bridge_id>_aw_w_b.log</bridge_id> | AXI or ACE master bridge traffic log for    |
|                                                        | AW, W and B channels                        |
| ns_noc_aceslvbrdg_ <bridge_id>_ar_r.log</bridge_id>    | AXI or ACE slave bridge traffic log for AR  |
|                                                        | and R channels                              |
| ns_noc_aceslvbrdg_ <bridge_id>_aw_w_b.log</bridge_id>  | AXI or ACE slave bridge traffic log for AW, |
|                                                        | W and B channels                            |
| ns_noc_acemstrbrdg_<br>bridge_id>_ac.log               | ACE master bridge traffic log for AC        |
|                                                        | channel                                     |
| ns_noc_acemstrbrdg_ <bridge_id>_cr_cd.log</bridge_id>  | ACE master bridge traffic log for CR and    |
|                                                        | CD channels                                 |
| ns_noc_aceslvbrdg_ <bridge_id>_ac.log</bridge_id>      | ACE slave bridge traffic log for AC channel |
| ns_noc_aceslvbrdg_ <bridge_id>_cr_cd.log</bridge_id>   | ACE slave bridge traffic log for CR and CD  |
|                                                        | channels                                    |

As shown in the above table, traffic log files for all major channels are produced for each bridge in the NoC. Each log file records NoC-level information for all the traffic seen by each bridge.

#### 3.9.2.2.1 AMBA NoC End-to-End Traffic Logs for Reads

The following is an example of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_ar\_r.log:

```
<sim_time>: request_id: 0x8: split_cnt: 0: split_size: 1024: master_id: 0x0:
slave_id: 0x1: AR_sent_time: 585: unknown_dest: 0:
original_master_bridge_id: 0x0: seq_num: 0x1: mprt_ARADDR: 0x10000070:
mprt_ARADDR_to_slv: 0x10000070: sys_address: 0x10000070: mprt_ARID:
0x27: mprt_ARLEN: 0x1
: mprt_ARSIZE: 0x3: mprt_ARBURST: 0x1: mprt_ARCACHE: 0x0:
mprt_ARPROT: 0x5: mprt_ARQOS: 0x6: mprt_ARLOCK: 0x0: mprt_ARUSER: 0x0: mprt_ARSNOOP: 0x0: mprt_ARDOMAIN: 0x3: mprt_ARBAR: 0x0:
mprt_ARREGION: 0x0: slave_region: 0x0: fast_tap: 0

<sim_time>: request_id: 0x8: split_cnt: 0: split_size: 1024: master_id: 0x0: slave_id: 0x1: R_received_time: 675: seq_num: 0x1: acmb_RID: 0x27:
```



acmb\_RRESP: 0x0: acmb\_RUSER(per transaction): 0x0: acmb\_RUSER\_CL(per

 $beat): 0x0: acmb\_RLAST: 0x1: derived\_mprt\_ARADDR: 0x10000070: \\ derived\_mprt\_ARADDR\_to\_slv: 0x10000070: sys\_address: 0x10000070: \\$ 

derived\_sys\_ARID: 0x27: acmb\_RDATA: 0x0: fast\_tap: 0

Table 17 Nomenclature of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_ar\_r.log

| Field name                                                         | Description                                                                                                                                                                                                                                              |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <sim_time></sim_time>                                              | Simulation time when master bridge traffic collected and printed.                                                                                                                                                                                        |
| <request_id></request_id>                                          | A unique id associated with the request (AR and R) in the master and slave bridge logs.                                                                                                                                                                  |
| <master_id></master_id>                                            | The bridge ID of the master bridge that sent the AR request, or received R response.                                                                                                                                                                     |
| <split_cnt></split_cnt>                                            | Each ingress request has a unique <request_id>. When a request splits into multiple transactions based on <split_size> alignment, each transaction is shown with the same request_id but incrementing <split_cnt>.</split_cnt></split_size></request_id> |
| <split_size></split_size>                                          | The address alignment in bytes that ingress requests split on.                                                                                                                                                                                           |
| <slave_id></slave_id>                                              | The bridge ID of the slave bridge that received the AR request or sent the R response.                                                                                                                                                                   |
| <ar_sent_time></ar_sent_time>                                      | Simulation time when the AR request was sent by the master bridge.                                                                                                                                                                                       |
| <unknown_dest></unknown_dest>                                      | Whether the request has a known destination. If unknown_dest is 1, the request failed address look-up and would get a decode error in its R response.                                                                                                    |
| <pre><original_master_bridge_id></original_master_bridge_id></pre> | The bridge ID of the master bridge that sent<br>the AR request originally. In multi-hop<br>request, this ID represents the bridge ID of the<br>master bridge in the first hop.                                                                           |



| <seq_num></seq_num>                                     | The internal NoC sequence number, used for tracking ordering.                                                                                                                                                                                                              |
|---------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <mprt_ar*></mprt_ar*>                                   | Fields of AR channel as seen by the master bridge.                                                                                                                                                                                                                         |
| <mprt_araddr_to_slv></mprt_araddr_to_slv>               | AR Address sent to the slave. In the case of address range relocation, mprt_ARADDR represents ARADDR sent to the master bridge and mprt_ARADDR_to_slv represents the relocated address                                                                                     |
| <sys_address></sys_address>                             | This address represents unique system address.                                                                                                                                                                                                                             |
| <arregion></arregion>                                   | Region field for the AR request assigned by the NoC. This is meaningful for slaves that use ARREGION for decoding address.                                                                                                                                                 |
| <r_received_time></r_received_time>                     | Simulation time when R response was received by the master bridge.                                                                                                                                                                                                         |
| <acmb_r*></acmb_r*>                                     | Fields of R channel as seen by the master bridge.                                                                                                                                                                                                                          |
| <acmb_ruser(per<br>transaction)&gt;</acmb_ruser(per<br> | Per transaction portion of the RUSER.                                                                                                                                                                                                                                      |
| <acmb_ruser_cl(per<br>beat)&gt;</acmb_ruser_cl(per<br>  | Per beat portion of RUSER, packed into 512-bit vector, with RUSER for each byte taking up 8 bits.                                                                                                                                                                          |
| <derived_mprt_araddr></derived_mprt_araddr>             | The ARADDR that corresponds to the R response. This value is internally calculated and displayed along with each R response for ease of traffic association.                                                                                                               |
| <derived_sys_arid></derived_sys_arid>                   | The system ARID shows the full ARID for the request. If the slave bridge has a narrower ARID width than the master bridge, it may see a truncated version of the original ARID sent by the master bridge. The system ARID is printed here for ease of traffic association. |



| acmb_RDATA            | RDATA as seen by the master bridge.        |  |  |  |
|-----------------------|--------------------------------------------|--|--|--|
| <fast_tap></fast_tap> | Indicates whether the request is traveling |  |  |  |
|                       | through Fast Tap.                          |  |  |  |

### 3.9.2.2.2 AMBA NoC End-to-End Traffic Logs for Writes

The following is an example of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_aw\_w\_b.log:

```
<sim_time> : request_id : 0x100000002 : split_cnt : 0 : split_size : 1024 :
master_id: 0x0: slave_id: 0x1: AW_sent_time: 445: W_sent_time: 475:
unknown_dest:0:original_master_bridge_id:0x0:seq_num:0x1:
mprt_AWADDR: 0x10 mprt_AWADDR_to_slv: 0x10 sys_address: 0x10:
mprt_AWID: 0x21: mprt_AWLEN: 0x1: mprt_AWSIZE: 0x3:
mprt_AWBURST: 0x1: mprt_AWCACHE: 0x3: mprt_AWPROT: 0x5:
mprt_AWQOS: 0x8: mprt_AWLOCK: 0x0: mprt_AWUSER: 0x0:
mprt AWSNOOP: 0x0: mprt AWDOMAIN: 0x3: mprt AWBAR: 0x0:
mprt_AWREGION: 0x0: mprt_AWUNIQUE: 0x0: slave_region: 0x0:
mprt_WDATA_CL:
mprt_WSTRB_CL: 0xffff0000: mprt_WUSER_CL: 0x0
<sim_time>: request_id : 0x100000002 : split_cnt : 0 : split_size : 1024 :
master_id: 0x0: slave_id: 0x1: B_received_time: 605: bid: 0x21: bresp: 0x0:
buser: 0x0: derived_mprt_AWADDR: 0x10:
derived mprt AWADDR to slv:0x10:sys address:0x10:
derived_sys_AWID: 0x21, seq_num: 0x1
```

Table 18 Nomenclature of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_aw\_w\_b.log

| Field name                | Description                                                                               |
|---------------------------|-------------------------------------------------------------------------------------------|
| <sim_time></sim_time>     | Simulation time when master bridge traffic collected and printed.                         |
| <request_id></request_id> | A unique id associated with the request (AW/W and B) in the master and slave bridge logs. |



| <master_id></master_id>                                            | The bridge ID of the master bridge that sent the AR request, or received R response.                                                                                                                                                                     |  |  |
|--------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| <split_cnt></split_cnt>                                            | Each ingress request has a unique <request_id>. When a request splits into multiple transactions based on <split_size> alignment, each transaction is shown with the same request_id but incrementing <split_cnt>.</split_cnt></split_size></request_id> |  |  |
| <split_size></split_size>                                          | The address alignment in bytes that ingress requests split on.                                                                                                                                                                                           |  |  |
| <slave_id></slave_id>                                              | The bridge ID of the slave bridge that received the AR request or sent the R response.                                                                                                                                                                   |  |  |
| <aw_sent_time></aw_sent_time>                                      | Simulation time when the AW request was sent by the master bridge.                                                                                                                                                                                       |  |  |
| <w_sent_time></w_sent_time>                                        | Simulation time when the W request was sent by the master bridge.                                                                                                                                                                                        |  |  |
| <unknown_dest></unknown_dest>                                      | Whether the request has a known destination. If unknown_dest is 1, the request failed address look-up and would get a decode error in its R response.                                                                                                    |  |  |
| <pre><original_master_bridge_id></original_master_bridge_id></pre> | The bridge ID of the master bridge that sent<br>the AW request originally. In multi-hop<br>request, this ID represents the bridge ID of the<br>master bridge in the first hop.                                                                           |  |  |
| <seq_num></seq_num>                                                | The internal NoC sequence number, used for tracking ordering.                                                                                                                                                                                            |  |  |
| <mprt_aw*></mprt_aw*>                                              | Fields of AW channel as seen by the master bridge.                                                                                                                                                                                                       |  |  |
| <mprt_awaddr_to_slv></mprt_awaddr_to_slv>                          | AW Address sent to the slave. In the case of address range relocation, mprt_AWADDR represents AWADDR sent to the master bridge and mprt_AWADDR_to_slv represents the relocated address                                                                   |  |  |



| <sys_address></sys_address>                 | This address represents unique system address.                                                                                                                                                                                                                             |  |  |  |  |
|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| <awregion></awregion>                       | Region field for the AW request assigned by the NoC. This is meaningful for slaves that use AWREGION for decoding address.                                                                                                                                                 |  |  |  |  |
| <mprt_w*></mprt_w*>                         | Fields of W channel as seen by the master bridge.                                                                                                                                                                                                                          |  |  |  |  |
| <mprt_wdata_cl></mprt_wdata_cl>             | WDATA displayed as 512-bit write data, aligned to 64B address.                                                                                                                                                                                                             |  |  |  |  |
| <mprt_wstrb_cl></mprt_wstrb_cl>             | WSTRB displayed as 64-bit write strobe, matching the 512-bit mprt_WDATA_CL, with each bit indicating whether the corresponding WDATA_CL byte is valid.                                                                                                                     |  |  |  |  |
| <mprt_wuser_cl></mprt_wuser_cl>             | WUSER packed into 512-bit, with 8 bits per byte of data in mprt_WDATA_CL.                                                                                                                                                                                                  |  |  |  |  |
| <b_received_time></b_received_time>         | Simulation time when B response was received by the master bridge.                                                                                                                                                                                                         |  |  |  |  |
| <b*></b*>                                   | Fields of B channel as seen by the master bridge.                                                                                                                                                                                                                          |  |  |  |  |
| <derived_mprt_awaddr></derived_mprt_awaddr> | The AWADDR that corresponds to the B response. This value is internally calculated and displayed along with each B response for ease of traffic association.                                                                                                               |  |  |  |  |
| <derived_sys_awid></derived_sys_awid>       | The system AWID shows the full AWID for the request. If the slave bridge has a narrower AWID width than the master bridge, it may see a truncated version of the original AWID sent by the master bridge. The system AWID is printed here for ease of traffic association. |  |  |  |  |

The slave bridge logs, ns\_noc\_aceslvbrdg\_<bridge\_id>\_ar\_r.log and ns\_noc\_aceslvbrdg\_<bridge\_id>\_aw\_w\_b.log, follow the same format as the master bridge logs above.



### 3.9.2.2.3 AMBA NoC End-to-End Traffic Logs for AC channel

The following is an example of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_ac.log:

<sim\_time>: master\_id : 0x3 : slave\_id : 0x11 : AC\_sent\_time :

4524: acmb\_ACADDR: 0x40000120 acmb\_ACcrtid: 0x0 acmb\_ACPROT:

 $0x2 : acmb\_ACSNOOP : 0x2$ 

Table 19 Nomenclature of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_aw\_w\_b.log

| Field name                    | Description                                     |
|-------------------------------|-------------------------------------------------|
| <sim_time></sim_time>         | Simulation time when master bridge traffic      |
|                               | collected and printed.                          |
| <master_id></master_id>       | The bridge ID of the master bridge that sent    |
|                               | the AR request, or received R response.         |
| <slave_id></slave_id>         | The bridge ID of the slave bridge that received |
|                               | the AR request or sent the R response.          |
| <ac_sent_time></ac_sent_time> | Simulation time when the AC request was sent    |
|                               | by the master bridge.                           |
| acmb_AC*                      | Fields of AC channel as seen by the master      |
|                               | bridge                                          |

# 3.9.2.2.4 AMBA NoC End-to-End Traffic Logs for CR/CD channels

<sim\_time>: master\_id : 0x2 : slave\_id : 0x11 : CR\_sent\_time :

18588 : mprt\_CRcrtid : 0x7 mprt\_CRRESP : 0x0

Table 20 Nomenclature of ns\_noc\_acemstrbrdg\_<br/>bridge\_id>\_cr\_cd.log

| Field name              | Description                                  |  |  |  |
|-------------------------|----------------------------------------------|--|--|--|
| <sim_time></sim_time>   | Simulation time when master bridge traffic   |  |  |  |
|                         | collected and printed.                       |  |  |  |
| <master_id></master_id> | The bridge ID of the master bridge that sent |  |  |  |
|                         | the AR request, or received R response.      |  |  |  |

Intel Confidential

49



| <slave_id></slave_id>         | The bridge ID of the slave bridge that receive |  |
|-------------------------------|------------------------------------------------|--|
|                               | the AR request or sent the R response.         |  |
| <cr_sent_time></cr_sent_time> | Simulation time when the CR response was       |  |
|                               | sent by the master bridge.                     |  |
| mprt*CR*                      | Fields of CR channel as seen by the master     |  |
|                               | bridge                                         |  |

# 3.9.2.3 AMBA NoC End-to-End Request ID

The AMBA NoC End-to-End Checker provides a mechanism to allow the user to track requests from the time they enter the NoC to when they exit the NoC. Each transaction that enters the NoC is assigned a unique request ID. Each transaction that leaves the NoC will have a request\_id that corresponds to the original request. The same request ID is used for corresponding requests and responses (i.e. AR and R, or AWW and B). The AMBA NoC End-to-End Checker reports transaction information including request ID, bridge ID and request type to one of the following SystemVerilog mailboxes depending on the type of request:

- 1. For requests entering the NoC: `NS\_E2E\_CHECKER\_TOP.ns\_transaction\_src\_mbox
- 2. For requests leaving the NoC: `NS\_E2E\_CHECKER\_TOP.ns\_transaction\_dst\_mbox By polling these mailboxes, the user can track requests that enter and exit the NoC.



51



Figure 4 AMBA NoC end-to-end checking architecture

The mailboxes use the ns\_transaction\_info SystemVerilog struct type. The following table describes the fields of the ns\_transaction\_info data structure:

Table 21 ns\_transaction\_info struct

| Field name   | Description                                                             |   |  |
|--------------|-------------------------------------------------------------------------|---|--|
| bridge_id    | The bridge ID of the master or slave bridge that sent the request.      |   |  |
| request_id   | A unique id associated with the request (AR and R, or AWW and B) in the |   |  |
|              | master and slave bridge logs.                                           |   |  |
| request_type | One of the following request types as defined in ns_mailbox_defines.vh: |   |  |
|              | `define NS_REQUEST_TYPE_AR                                              | 0 |  |
|              | `define NS_REQUEST_TYPE_AW                                              |   |  |
|              | `define NS_REQUEST_TYPE_R 2                                             |   |  |
|              | `define NS_REQUEST_TYPE_B 3                                             |   |  |
|              | `define NS_REQUEST_TYPE_AHB_NONPOSTED_WRITE 4                           |   |  |
|              | `define NS_REQUEST_TYPE_AHB_POSTED_WRITE                                |   |  |
|              | `define NS_REQUEST_TYPE_AHB_READ 6                                      |   |  |
|              | `define NS_REQUEST_TYPE_AHB_NONPOSTED_WRITE_RESP 7                      |   |  |
|              | `define NS_REQUEST_TYPE_AHB_RD_RESP 8                                   |   |  |



52

| `define NS_REQUEST_TYPE_APB_READ       | 9  |
|----------------------------------------|----|
| `define NS_REQUEST_TYPE_APB_WRITE      | 10 |
| `define NS_REQUEST_TYPE_APB_READ_RESP  | 11 |
| `define NS_REQUEST_TYPE_APB_WRITE_RESP | 12 |

To use the AMBA NoC End-to-End mailbox mechanism in your environment.

• Add the following file to your file list. This file contains the definition of the ns\_transaction\_info module.

```
noc_verif_ip/ns_amba_struct.sv
```

• In your environment, declare two instances of ns\_transaction\_info, for example:

```
ns_transaction_info ns_src_transaction;
ns_transaction_info ns_dst_transaction;
```

 Add code to poll transaction information from the AMBA NoC end-to-end mailboxes as needed, for example:

request\_id=0x%0x,



```
request_type=0x%0x",
$time,

ns_src_transaction.bridge_id,
ns_src_transaction.request_id,
ns_src_transaction.request_type);

end

if(`NS_E2E_CHECKER_TOP.ns_transaction_dst_mbox[proj_tag].try_get(ns_dst_transaction))
begin

$display("%t NS DST MAILBOX: bridge_id=0x%0x,
request_id=0x%0x,
request_type=0x%0x",
$time,
ns_dst_transaction.bridge_id,
ns_dst_transaction.request_id,
end

end

end
```

## 3.9.3 ACE Bridge Checkers

The ACE bridge checkers are responsible for monitoring ACE bridge RTL during simulation. Each instance of ACE Master Bridge and ACE Slave Bridge RTL has a corresponding ACE bridge checker monitoring its behavior. Each bridge has a read and read-response checker, and a write and write-response checker. Additionally, based on whether the NocStudio configuration file has the read reordering option enabled in any of the master bridges, the read reordering checker bind is present in the generated checkers binds file. The same holds true for the write reordering option. Another option in the NocStudio configuration file are whether a slave supports read response data interleaving. If any slave supports read response data interleaving, the data interleaving checker bind is present in the generated checkers binds file. If any of the bridges are specified as asynchronous in the NocStudio configuration file, the asynchronous FIFO checker bind is present in the generated checkers binds file.

The ACE bridge checkers perform micro-architectural checks to ensure functional correctness of the ACE bridge RTL. At end of simulation, when there should be no traffic in the NoC, these checkers perform exit checks to ensure each instance of ACE bridge RTL is in a proper idle state.

The following table describes the checks performed by the ACE bridge checkers. Violation of any check triggers an error in simulation.

Table 22 ACE bridge checks



| Description of check                                                                                                                                                   | Instantiated (per bridge or interface) | Type of check |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|
| ARVALID, AWVALID, WVALID, RVALID, BVALID, ACVALID, CRVALID, CDVALID are low when in reset.                                                                             | ACE Master Bridge                      | Protocol      |
| ARVALID, AWVALID, WVALID, RVALID, BVALID, ACVALID, CRVALID, CDVALID are never X or Z.                                                                                  | ACE Master Bridge                      | Protocol      |
| AR, AW, W, R, B, AC, CR, CD control signals must not be X or Z when corresponding VALID and READY are high.                                                            | ACE Master Bridge                      | Protocol      |
| Reset high for at least 16 cycles. If the bridge is an asynchronous bridge, this check makes sure that reset is high for at least 16 clock cycles of the slower clock. | ACE Master Bridge                      | Protocol      |
| Narrow transfers on AR and AW interfaces are not permitted when support for narrow transfers is disabled on the bridge.                                                | ACE Master Bridge                      | Protocol      |
| INCR ReadOnce request from an ACE master is not allowed to cross cache line boundary.                                                                                  | ACE Master Bridge                      | Protocol      |
| INCR WriteUnique request from an ACE master is not allowed to cross cache line boundary.                                                                               | ACE Master Bridge                      | Protocol      |
| WRAP bursts on AR and AW interfaces must have total transfer data size of 16, 32 or 64 bytes. Other total transfer data sizes are currently not supported.             | ACE Master Bridge                      | Unsupported   |
| INCR burst total transfer data size must be no more than the maximum size (4KB).                                                                                       | ACE Master Bridge                      | Unsupported   |
| ARREADY, AWREADY low when in reset.                                                                                                                                    | ACE Master Bridge                      | Functional    |
| RDATA is never interleaved across different RIDs.                                                                                                                      | ACE Master Bridge                      | Functional    |
| WDATA is never interleaved across different WIDs.                                                                                                                      | ACE Master Bridge                      | Functional    |



| WID must match AWID for same request.                                                                                                                                  | ACE Master Bridge | Functional |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|
| ARVALID, AWVALID, WVALID, RVALID, BVALID, ACVALID, CRVALID, CDVALID are low when in reset.                                                                             | ACE Slave Bridge  | Protocol   |
| ARVALID, AWVALID, WVALID, RVALID, BVALID, ACVALID, CRVALID, CDVALID are never X or Z.                                                                                  | ACE Slave Bridge  | Protocol   |
| AR, AW, W, R, B, AC, CR, CD control signals must not be X or Z when corresponding VALID and READY are high.                                                            | ACE Slave Bridge  | Protocol   |
| Reset high for at least 16 cycles. If the bridge is an asynchronous bridge, this check makes sure that reset is high for at least 16 clock cycles of the slower clock. | ACE Slave Bridge  | Protocol   |
| RREADY and BREADY are low when in reset.                                                                                                                               | ACE Slave Bridge  | Functional |
| RDATA is not interleaved across different RIDs if RDATA de-interleaving logic is not enabled.                                                                          | ACE Slave Bridge  | Functional |
| Internal RTL micro-architectural checks.                                                                                                                               | ACE Slave Bridge  | Functional |
| Optional virtual interface signals are not X or Z out of reset.                                                                                                        | ACE Slave Bridge  | Functional |
| All bridge RTL FIFOs are empty.                                                                                                                                        | ACE Master Bridge | Exit       |
| All bridge RTL tracking tables are empty.                                                                                                                              | ACE Master Bridge | Exit       |
| All bridge RTL buffers are freed up.                                                                                                                                   | ACE Master Bridge | Exit       |
| ARVALID, AWVALID, WVALID, RVALID, BVALID are low. Internal NoC valid signals are low.                                                                                  | ACE Master Bridge | Exit       |
| All bridge RTL FIFOs are empty.                                                                                                                                        | ACE Slave Bridge  | Exit       |
| All bridge RTL tracking tables are empty.                                                                                                                              | ACE Slave Bridge  | Exit       |
| All bridge RTL buffers are freed up.                                                                                                                                   | ACE Slave Bridge  | Exit       |



| ARVALID,   | AWVALID,      | WVALID,   | RVALID,     |                  |      |
|------------|---------------|-----------|-------------|------------------|------|
| BVALID are | low. Internal | NoC valid | signals are | ACE Slave Bridge | Exit |
| low.       |               |           |             |                  |      |
|            |               |           |             |                  |      |

For a subset of the above checks, fine-grained user control is provided to individually enable or disable the checks. For each check listed in the following table, setting the corresponding `define to 1 disables the check; setting it to 0 enables the check. They should be set to the default value in all cases except for error testing that may require these to be set otherwise.

Table 23 Fine-grained user-control of ACE bridge checks

| Description of check                                                                                                    | `define to control                | Default value |
|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------|---------------|
| No unknown (X or Z) data packets.                                                                                       | `NS_STRBRDG_DATA_XZ_CHECK_DISABLE | 0             |
| Narrow transfers on AR and AW interfaces are not permitted when support for narrow transfers is disabled on the bridge. | `NS_ACEBRDG_NARROWS_CHECK_DISABLE | 0             |
| Set to 0 to inhibit some checks while injecting errors for SAFETY feature validation.                                   | `NS_SAFETY_CHECKALL_EN            | 1             |

### 3.9.4 Regbus End-to-End Checker

The Regbus End-to-End Checker is a scoreboard that tracks register traffic on the register bus layer to ensure every register access is properly routed to the correct destination register ring, and every response is propagated back to the master in the correct order with the correct data content. The following checks are performed.



Table 24 Register bus end-to-end checks

| Description of check                                                                                                                                                                                                                                        | Instantiated (per<br>bridge or interface) | Type of check |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------|
| ARVALID, AWVALID, WVALID, RREADY are never X or Z.                                                                                                                                                                                                          | Regbus Master Bridge                      | Protocol      |
| ARLEN and AWLEN are either 0 or 1.                                                                                                                                                                                                                          | Regbus Master Bridge                      | Protocol      |
| Every AR request that enters the Regbus Master Bridge is tracked with its corresponding R response for the roundtrip check to ensure correct propagation of command fields, propagation of content and ordering within the regbus layer.                    | NoC                                       | Functional    |
| Every AR request that enters the Regbus Master Bridge arrives at the correct destination Regbus Ring Master, with the correct ARADDR, ARPROT, ARLEN, node_id, ring_id, seqnum, in the correct order.                                                        | NoC                                       | Functional    |
| Every read request packet that enters the Regbus Ring Master is tracked with its corresponding response packet for the roundtrip check to ensure correct propagation of command fields, propagation of content and ordering within each Regbus Ring Master. | Regbus Ring Master                        | Functional    |
| Every R response that leaves the Regbus Ring Master arrives at the Regbus Master Bridge with the correct RDATA, RRESP, RLAST, in the correct order.                                                                                                         | NoC                                       | Functional    |
| Every pair of AW and W requests that enters the Regbus Master Bridge is tracked together with the corresponding B response for roundtrip check to ensure correct propagation of command fields, propagation of data and ordering within the regbus layer.   | NoC                                       | Functional    |
| Every AW and W request that enters the Regbus Master Bridge arrives at the correct destination Regbus Ring Master with the correct AWADDR, AWPROT, AWLEN, WDATA, WSTRB and WLAST, node_id, ring_id, seqnum, in the correct order.                           | NoC                                       | Functional    |



| Every write request packet that enters the Regbus Ring Master is tracked with its corresponding response packet for the roundtrip check to ensure correct propagation of command fields, propagation of content and ordering within each Regbus Ring Master. | Regbus Ring Master | Functional |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|
| Every B response that leaves a Regbus Ring Master arrives at the Regbus Master Bridge with the correct BRESP, in the correct order.                                                                                                                          | NoC                | Functional |
| There is one and only one SOP per Regbus Ring Master packet.                                                                                                                                                                                                 | Regbus Ring Master | Protocol   |
| There is one and only one EOP per Regbus Ring Master packet.                                                                                                                                                                                                 | Regbus Ring Master | Protocol   |
| Valid is high only when a Regbus Ring Master packet is in-flight.                                                                                                                                                                                            | Regbus Ring Master | Protocol   |
| No regbus request or response is in-flight.                                                                                                                                                                                                                  | NoC                | Exit       |
| All regbus requests and responses during the simulation are accounted for.                                                                                                                                                                                   | NoC                | Exit       |

The Regbus End-to-End Checker has the capability of generating a set of traffic log files during the simulation to provide visibility of the traffic on the Regbus Master Bridge and on each Regbus Ring Master connected to the Regbus Master Bridge. The following table lists the settings required to enable the traffic logs.

Table 25 Settings to enable register bus end-to-end traffic logs

| `define to control            | Value |
|-------------------------------|-------|
| `NS_REGBUS_END2END_CHECKER_EN | 1     |
| `NS_REGBUS_E2E_CHECKER_LOG    | 1     |

The file names of the logs are of the following format with <node\_id> corresponding to the node id of the Regbus Master Bridge and each Regbus Ring Master assigned by NocStudio,



Table 26 Register Bus End-to-End Checker log files

| File name                                      | Description                  |
|------------------------------------------------|------------------------------|
| ns_regbus_mbrdg_ <node_id>.log</node_id>       | Regbus Master Bridge         |
|                                                | traffic log for AW, W, B, AR |
|                                                | and R channels.              |
| ns_regbus_ring_master_ <node_id>.log</node_id> | Regbus Ring Master traffic   |
|                                                | log for request (Regbus      |
|                                                | Master Bridge to Regbus      |
|                                                | Ring Master) and response    |
|                                                | (Regbus Ring Master to       |
|                                                | Regbus Master Bridge)        |
|                                                | channels.                    |

As shown in the above table, two types of log files are created for every NoC with regbus layer. The ns\_regbus\_mbrdg<node\_id>.log displays transactions received on the modified AXI4-Lite interface of the Regbus Master Bridge. Each ns\_regbus\_ring\_master\_<node\_id>.log displays transactions received on the Regbus Ring Master interface with the Regbus Master Bridge.

### 3.9.5 Regbus Ring Slave Checker

The Regbus Ring Slave Checker is responsible for monitoring register bus ring slave RTL during simulation. Each instance of register bus ring slave RTL has a corresponding register bus ring slave checker monitoring its behavior. The following checks are performed.

Table 27 Regbus ring slave checks

| Description of check                                                         | Instantiated (per<br>bridge or interface) | Type of check |
|------------------------------------------------------------------------------|-------------------------------------------|---------------|
| regslv_req_valid is low when in reset.                                       | Regbus Ring Slave                         | Protocol      |
| regslv_rsp_valid is low when in reset.                                       | Regbus Ring Slave                         | Protocol      |
| regslv_req_valid is not X or Z when out of reset.                            | Regbus Ring Slave                         | Protocol      |
| regslv_rsp_valid is not X or Z when out of reset.                            | Regbus Ring Slave                         | Protocol      |
| regslv_req_valid must not transition low until regslv_req_ready is asserted. | Regbus Ring Slave                         | Protocol      |



| regslv_rsp_valid must not transition low until regslv_rsp_ready is asserted.                                        | Regbus Ring Slave | Protocol |
|---------------------------------------------------------------------------------------------------------------------|-------------------|----------|
| When regslv_req_valid is high, request bus control signals must not be X or Z.                                      | Regbus Ring Slave | Protocol |
| While regslv_req_valid is high, request bus signals must remain constant until after regslv_req_ready is asserted.  | Regbus Ring Slave | Protocol |
| While regslv_rsp_valid is high, response bus signals must remain constant until after regslv_rsp_ready is asserted. | Regbus Ring Slave | Protocol |

# 3.9.6 Clock Control Signal Checks

Table 28 Clock control signal checks

| Description of check                                              | Instantiated (per bridge or interface) | Type of check |
|-------------------------------------------------------------------|----------------------------------------|---------------|
| scan_mode pin can toggle only when ACE master bridge is idle.     | ACE Master Bridge                      | Functional    |
| system_cg_or pin can toggle only when ACE master bridge is idle.  | ACE Master Bridge                      | Functional    |
| system_clk_en pin can toggle only when ACE master bridge is idle. | ACE Master Bridge                      | Functional    |
| scan_mode pin can toggle only when ACE slave bridge is idle .     | ACE Slave Bridge                       | Functional    |
| system_cg_or pin can toggle only when ACE slave bridge is idle.   | ACE Slave Bridge                       | Functional    |
| system_clk_en pin can toggle only when ACE slave bridge is idle.  | ACE Slave Bridge                       | Functional    |



### 3.9.7 Link Clock Cross FIFO Checker

The Link Clock Cross FIFO Checker is responsible for monitoring and ensuring functional correctness of the link clock cross FIFO RTL during simulation. The following checks are performed.

Table 29 Link Clock Cross FIFO checks

| Description of check                                                                                                    | Instantiated (per bridge or interface) | Type of check |
|-------------------------------------------------------------------------------------------------------------------------|----------------------------------------|---------------|
| Arbitration must only select a vc that has data, credit, and a downstream link available.                               | Link Clock Cross FIFO                  | Functional    |
| Arbitration must grant to a vc that has valid data, credits, and downstream link available to maintain full throughput. | Link Clock Cross FIFO                  | Functional    |
| Grant must be one hot or zero.                                                                                          | Link Clock Cross FIFO                  | Functional    |
| At any given time, arbitration must follow the priority architecture.                                                   | Link Clock Cross FIFO                  | Functional    |
| No credit overflow or underflow.                                                                                        | Link Clock Cross FIFO                  | Functional    |
| No X or Z on credit signals.                                                                                            | Link Clock Cross FIFO                  | Functional    |
| Flit entering link clock cross FIFO on write side passes through on link from read side.                                | Link Clock Cross FIFO                  | Functional    |
| Outputs low during reset.                                                                                               | Link Clock Cross FIFO                  | Functional    |
| Credit counts returned to reset value.                                                                                  | Link Clock Cross FIFO                  | Exit          |

# 3.9.8 Asynchronous FIFO Checker

The Asynchronous FIFO Checker is responsible for monitoring and ensuring functional correctness of the Asynchronous FIFO RTL during simulation. The following checks are performed.

Table 30 Asynchronous FIFO checks

| interface) check | Description of check | Instantiated (per bridge or interface) | Type of check |
|------------------|----------------------|----------------------------------------|---------------|
|------------------|----------------------|----------------------------------------|---------------|

Intel Confidential

61



| Capacity checks: FIFO occupancy >=0 and <= fifo capacity                                                   | Voltage Domain Crossing FIFO<br>Link Clock Cross FIFO | Functional |
|------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------|
| Setup and Hold Checks: Register array values must be stable for one read clock before and after read cycle | Voltage Domain Crossing FIFO<br>Link Clock Cross FIFO | Functional |
| Read Valid: Register array entry must be valid at the time of read, cannot be read more than once          | Voltage Domain Crossing FIFO<br>Link Clock Cross FIFO | Functional |

# 3.9.9 CCC Checkers

The CCC checkers monitor different RTL structures within the CCC and perform microarchitectural checks for illegal RTL states and exit checks that each structure is in an idle state at end of simulation. The CCC directory control checker is an architectural reference model of the CCC directory control RTL that dynamically monitors and checks directory functionality during simulation.

Table 31 CCC checkers

| Description of Check                                                                           | Type of Check |
|------------------------------------------------------------------------------------------------|---------------|
| No illegal traffic combinations on every interface.                                            | Functional    |
| No X or Z on control signals.                                                                  | Functional    |
| No RTL FIFO overflow or underflow.                                                             | Functional    |
| Self-snoop never happens to a master who initiates the request.                                | Protocol      |
| Micro-architectural checks.                                                                    | Functional    |
| Track every incoming request to be processed by the coherency directory in the reference model | Functional    |
| Check every output of the directory is architecturally correct.                                | Functional    |
| Check every snoop is consistent with the directory content.                                    | Functional    |
| Micro-architectural checks.                                                                    | Functional    |



| CCC RTL structures are empty.                                                                                        | Exit |
|----------------------------------------------------------------------------------------------------------------------|------|
| The entire content of the coherency directory must be identical to the content of the architectural reference model. | Exit |

# 3.9.10 CCC Performance and Debug Features

The CCC mailbox provides visibility into the internal actions of the CCC. By polling this mailbox, the user can track the CCC directory content as lines are allocated, evicted and updated.

The CCC mailbox uses the ns\_ccc\_transaction\_info SystemVerilog struct type. The following table describes the fields of the ns\_ccc\_transaction\_info data structure:

Table 32 CCC mailbox request types encoding

| Field name    | Description                                                                                                                          |  |  |
|---------------|--------------------------------------------------------------------------------------------------------------------------------------|--|--|
| bridge_id     | The bridge ID of the master bridge of each CCC instance.                                                                             |  |  |
| request_type  | One of the following request types as defined in ns_mailbox_defines.vh:  `define NS_CCC_REQUEST_TYPE_INVALIDATE_LINE 8'h40           |  |  |
|               | 'define NS_CCC_REQUEST_TYPE_ADD_ENTRY 8'h41  'define NS_CCC_REQUEST_TYPE_ADD_SHARED_OWNER 8'h42                                      |  |  |
|               | `define NS_CCC_REQUEST_TYPE_REMOVE_SHARED_OWNER 8'h43                                                                                |  |  |
| addr          | Address of the cache line.                                                                                                           |  |  |
| ownership_vec | Bit vector indicating ownership of the cache line where each bit corresponds to the master whose bridge_id matches the bit position. |  |  |
| ns_bit        | Non-Secure bit of the cache line, corresponding to AxProt[1].                                                                        |  |  |

### To use the CCC mailbox:

• In the testbench, declare an instance of ns\_ccc\_transaction\_info, for example:

ns\_ccc\_transaction\_info ns\_ccc\_transaction;

• Add code to poll transaction information from the mailbox as needed, for example:



```
// Set proj_tag to one of the following,
// - The project name if 'tag_project_name' is used in NocStudio script.
// - Empty string if 'tag_project_name' is not used.
string proj_tag = "";
// Define string names for readable encoding (Optional)
string mbox_request_type_num2str[int];
initial begin
  mbox_request_type_num2str[`NS_CCC_REQUEST_TYPE_INVALIDATE_LI
NE] = "NS_CCC_REQUEST_TYPE_INVALIDATE_LINE";
  mbox_request_type_num2str[`NS_CCC_REQUEST_TYPE_ADD_ENTRY]
= "NS_CCC_REQUEST_TYPE_ADD_ENTRY";
  mbox_request_type_num2str[`NS_CCC_REQUEST_TYPE_ADD_SHARED_
OWNER] = "NS_CCC_REQUEST_TYPE_ADD_SHARED_OWNER";
  mbox_request_type_num2str[`NS_CCC_REQUEST_TYPE_REMOVE_SHAR
ED_OWNER] = "NS_CCC_REQUEST_TYPE_REMOVE_SHARED_OWNER";
end
// Example code to poll CCC mailbox
if('NS CCC MAILBOX LOG=1) begin
  if(`NS_E2E_CHECKER_TOP.ns_ccc_transaction_mbox[proj_tag].try_g
et(ns_ccc_transaction)) begin
   $display("%t NS CCC MAILBOX: bridge_id=0x%0x,
       addr=0x%0x, ns bit=%0b,
       ownership_vec=0x%0b,
       request_type=0x%0x(%s)",
       $time,
       ns_ccc_transaction.bridge_id,
       ns ccc transaction.addr,
```



```
ns_ccc_transaction.ns_bit,
ns_ccc_transaction.ownership_vec,
ns_ccc_transaction.request_type,
mbox_request_type_num2str[ns_ccc_transaction.request_type]);
end
end
```

# 3.9.11 DVM Checker

The DVM checker tracks behavior of DVM RTL during simulation.

Table 33 DVM checker

| Description of Check                                                                                                             | Type of Check |
|----------------------------------------------------------------------------------------------------------------------------------|---------------|
| Multi-part requests must arrive and transmit atomically.                                                                         | Protocol      |
| Multi-part snoops are sent atomically.                                                                                           | Protocol      |
| Multi-part DVM messages must have ARADDR[0] set to 0, and the same master ID and ARID.                                           | Protocol      |
| Multi-part DVM snoops must have ACADDR[0] set to 0, and the same destination ID.                                                 | Protocol      |
| Track DVM synchronization requests and make sure all the corresponding snoops and snoop responses complete in the correct order. | Protocol      |
| Track AID ordering to make sure responses for requests with the same AID are turned in order.                                    | Protocol      |
| For SYNC command, all slave agents should have received SYNC command.                                                            | Protocol      |
| When agent that originates the SYNC receives completion, all slave agents should have completed processing SYNC.                 | Protocol      |



| SYNC message in AC channel must have AxADDR[15] and AxADDR[11:0] set to 0. | Protocol   |
|----------------------------------------------------------------------------|------------|
| SYNC message in AR channel must have AxADDR[15] and AxADDR[11:0] set to 0. | Protocol   |
| No RTL FIFO overflow.                                                      | Functional |
| Check no illegal traffic shows up on the DVM.                              | Functional |
| No X or Z on registers when out of reset.                                  | Functional |
| DVM RTL structures are empty.                                              | Exit       |
| No DVM requests outstanding.                                               | Exit       |

### 3.9.12 LLC Checker

The LLC checker tracks behavior of LLC RTL during simulation. The LLC checker is present if Pegasus IP is instantiated.

Table 34 LLC checker

| Description of Check                      | Type of Check |
|-------------------------------------------|---------------|
| No X or Z on credit signals.              | Functional    |
| No credit overflow or underflow.          | Functional    |
| No X or Z on registers when out of reset. | Functional    |
| Credit counts returned to reset value.    | Exit          |

# 3.9.13 LLC Performance and Debug features

When Pegasus IP is instantiated, the Pegasus mailbox provides user visibility of the content of each LLC for gathering performance statistics and ease of debugging. By polling this mailbox, the user can track the LLC content as lines are allocated, evicted and updated.



The Pegasus mailbox uses the ns\_pegasus\_transaction\_info SystemVerilog struct type. The following table describes the fields of the ns\_pegasus\_transaction\_info data structure:

Table 35 LLC mailbox request types encoding

| Field name   | Description                                                             |       |
|--------------|-------------------------------------------------------------------------|-------|
| bridge_id    | The bridge ID of the master bridge of each LLC instance.                |       |
| request_type | One of the following request types as defined in ns_mailbox_defines.vh: |       |
|              | `define NS_PEGASUS_REQUEST_TYPE_ALLOCATE_LINE                           | 8'h30 |
|              | `define NS_PEGASUS_REQUEST_TYPE_UPDATE_TAG                              | 8'h31 |
|              | `define NS_PEGASUS_REQUEST_TYPE_EVICT_LINE                              | 8'h32 |
|              | `define NS_PEGASUS_REQUEST_TYPE_INVALIDATE_LINE                         | 8'h33 |
| addr         | Address of the cache line.                                              |       |
| valid        | Valid bit of the cache line.                                            |       |
| dirty        | Dirty bit of the cache line.                                            |       |
| ns_bit       | Non-Secure bit of the cache line, corresponding to AxProt[1].           |       |

To use the Pegasus mailbox mechanism:

• In the testbench, declare an instance of ns\_pegasus\_transaction\_info, for example:

ns\_pegasus\_transaction\_info ns\_pegasus\_transaction;

• Add code to poll transaction information from the mailbox as needed, for example:



```
// Set proj_tag to one of the following,
// - The project_name if 'tag_project_name' is used in NocStudio script.
// - Empty string if 'tag_project_name' is not used.
string proj_tag = "";
// Define string names for readable encoding (Optional)
string mbox_request_type_num2str[int];
initial begin
  mbox_request_type_num2str[`NS_PEGASUS_REQUEST_TYPE_ALLOCATE_LINE] =
      "NS_PEGASUS_REQUEST_TYPE_ALLOCATE_LINE";
  mbox request type num2str['NS PEGASUS REQUEST TYPE UPDATE TAG]
      "NS_PEGASUS_REQUEST_TYPE_UPDATE_TAG";
  mbox_request_type_num2str['NS_PEGASUS_REQUEST_TYPE_EVICT_LINE] =
      "NS_PEGASUS_REQUEST_TYPE_EVICT_LINE";
  mbox_request_type_num2str[`NS_PEGASUS_REQUEST_TYPE_INVALIDATE_LINE] =
       "NS_PEGASUS_REQUEST_TYPE_INVALIDATE_LINE";
end
// Example code to poll Pegasus mailbox
if('NS_PEGASUS_MAILBOX_LOG = 1) begin
        if('NS_E2E_CHECKER_TOP.ns_pegasus_transaction_mbox[proj_tag].try_get(ns_
       pegasus_transaction)) begin
          $display("%t NS PEGASUS MAILBOX: bridge_id=0x%0x,
              addr=0x\%0x,
             valid=%0b,
             ns_bit=%0b,
       dirty=%0b,
             request_type=0x%0x(%s)",
```



```
$time,
    ns_pegasus_transaction.bridge_id,
    ns_pegasus_transaction.addr,
    ns_pegasus_transaction.valid
    ns_pegasus_transaction.ns_bit,
    ns_pegasus_transaction.dirty,
    ns_pegasus_transaction.request_type,
    mbox_request_type_num2str[ns_pegasus_transaction.request_type]);
    end
end
```

# 3.9.14 LLC Preloading for Fast Initialization

When Pegasus is instantiated, the user can perform zero-time preloading of LLCs for fast backdoor initialization in RTL simulation by calling one of the Verilog preload tasks: 'preload\_pegasus', 'preload\_pegasus\_chi', 'preload\_coherent\_pegasus', or 'preload\_coherent\_pegasus\_chi'. The Verilog preload task called depends on the NocStudio configuration:

- preload\_pegasus Works for AXI/ACE/CHI configurations. If LLC is coherent, store permission is hard-coded to 1'b1. In a CHI configuration, poison bits are hard-coded to 1'b0.
- preload\_pegasus\_chi Works only for CHI configurations that have poison bits enabled.
   It has an additional input argument, 'poison', which gives the user the option to preload non-zero poison bits for error testing.
- preload\_coherent\_pegasus Works for multi-level coherent ACE/CHI configurations. It
  has an additional input argument 'store\_permission' which allows the user to control
  store permission for a coherent LLC.
- preload\_coherent\_pegasus\_chi Works for multi-level coherent CHI configurations. It
  has additional input arguments 'store\_permission' and 'poison', which allow the user to
  control both store permission and poison bits for a coherent LLC.

Table 36 Syntax of preload\_pegasus task and preload\_pegasus\_chi task

| Field type | Field name | Description |
|------------|------------|-------------|
|            |            |             |

Intel Confidential

69



| input        | cache_mode       | LLC mode for the preload operation. Set to 1'b1 to indicate cache mode, and 1'b0 to indicate ram mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|--------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| input        | ns_bit           | Non-secure bit of the cache line, corresponding to AxProt[1]. Set to 1'b1 to indicate line is non-secure, and 1'b0 to indicate line is secure.                                                                                                                                                                                                                                                                                                                                                                                                                               |
| input[63:0]  | addr             | Address of the cache line.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| input        | dirty            | Set to 1'b1 if line should be preloaded as dirty, 1'b0 if line is clean.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| input        | store_permission | Applicable to 'preload_coherent_pegasus' and 'preload_coherent_pegasus_chi' tasks. Set to 1'b1 if line should be preloaded as unique, 1'b0 if line shared.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| input[511:0] | data             | Full cache line worth of data. All 64B will be preloaded.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| input[7:0]   | poison           | Applicable to 'preload_pegasus_chi' and 'preload_coherent_pegasus_chi' tasks. Each poison bit corresponds to 64-bit chunk of data. Set bit to 1'b1 to mark data as poisoned.                                                                                                                                                                                                                                                                                                                                                                                                 |
| input        | abort_on_error   | When set to 1'b1, simulation aborts when preload_status indicates failure. This mode can be used if the user expects the preload command to succeed and prefers simulation to abort if the operation fails for unexpected reasons.  When set to 1'b0, simulation continues when preload_status indicates failure while reporting the failure with NS_INFO messages. This mode can be used if the user does not guarantee that the current preload command will succeed and prefers to simulate all the preload commands to gather failure status reported by the simulation. |
| output       | preload_status   | Pass or fail status for the preload command. 1'b1 indicates pass, and 1'b0 indicates failure. Whether simulation aborts upon a failed preload status depends on the setting of abort_on_error.                                                                                                                                                                                                                                                                                                                                                                               |

As part of the Pegasus preload mechanism, the following checks are performed before a cache line can be preloaded successfully:



Table 37 Checks performed while preloading Pegasus

| Check name                               | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PRELOAD_PEGASUS_CACHE_LINE_ALIGNMENT     | Address must be cache-line aligned. No partial-line preload is allowed.                                                                                                                                                                                                                                                                                                                                                                                            |
| PRELOAD_PEGASUS_DUPLICATE_ENTRY          | User must not preload the same address twice.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| PRELOAD_PEGASUS_NO_VALID_DESTINATION_LLC | No valid destination LLC found. This could be due to:  • Mismatch of cache mode versus RAM mode.  • Address mismatch.                                                                                                                                                                                                                                                                                                                                              |
| PRELOAD_PEGASUS_FOUND_NO_ROOM            | No room to allocate in LLC (after finding a valid destination LLC). This could be due to:  If preloading in cache mode:  • Waygroup is not in the right mode. LLC is either disabled or in RAM mode.  • Waygroup found in the right mode, but all 4 ways are full.  If preloading in RAM mode:  • Waygroup is not in the right mode. LLC is either disabled or in cache mode.  • ns_bit doesn't match waygroup property (specified by NocStudio prop) in RAM mode. |



The Pegasus preloading mechanism is a Verilog task: 'preload\_pegasus', 'preload\_pegasus\_chi', 'preload\_coherent\_pegasus', or 'preload\_coherent\_pegasus\_chi'. To use it the user must:

- Wait for the relevant LLC to come out of reset.
- Start zero-time preloading by calling 'preload\_pegasus', 'preload\_pegasus\_chi', 'preload\_coherent\_pegasus' or 'preload\_coherent\_pegasus\_chi' for every line that needs to be preloaded.

Example code with 'preload\_pegasus' task as follows:

```
localparam CACHE MODE = 1;
localparam RAM_MODE = 0;
reg preload_status;
initial begin // {
  // Wait for llc llc_0_0 to come out of reset
      wait(~`NS NOC_TOP.u_ns fabric.u_ns_llc_llc_0_0.u_ns_llc
      .reset);
  // Wait for SHORT INIT to be done which happens at de-
      assertion of llc reset
  @(posedge
      `NS NOC TOP.u ns fabric.u ns llc llc 0 0.u ns llc.clk);
  @(posedge
      `NS NOC TOP.u ns fabric.u ns llc llc 0 0.u ns llc.clk);
  `NS_NOC_TOP.ns_preloader.preload_pegasus(CACHE_MODE, 1'b0,
      32'h20000000, 1'b0,
      512'h6d1dafb9d60623ed40c0921a161cfd3990a8cb9d9a705c2b68
      e771d549dda28d5a04f8a03b2007685fa0186ff69716af29b4cf709
      e99fc2c594386449f5a391f, 1'b1, preload_status);
      //cache mode, ns=0, addr=0x20000000, dirty=0, data,
      abort_on_error=1
  `NS NOC TOP.ns preloader.preload pegasus(CACHE MODE, 1'b1,
      32'h20000000, 1'b1,
      512 h7da483691d803522123fde3cbffd7f2b3951cfab8cd79173de
      dbbb8d849d0a339cde338d9c1761a18401455ea8a50b0b7b96cb6e5
      5f7bfb56980518f81ea1a79, 1'b1, preload_status);
      //cache_mode, ns=1, addr=0x20000000, dirty=1, data,
      abort on error=1
end //}
```

Example code with 'preload\_pegasus\_chi' task as follows:



```
localparam CACHE MODE = 1;
localparam RAM_MODE = 0;
reg preload_status;
initial begin // {
  // Wait for llc llc_0_0 to come out of reset
      wait(~`NS_NOC_TOP.u_ns_fabric.u_ns_llc_llc_0_0.u_ns_llc
      .reset);
  // Wait for SHORT INIT to be done which happens at de-
      assertion of llc reset
  @(posedge
      `NS NOC TOP.u ns fabric.u ns llc llc 0 0.u ns llc.clk);
  @(posedge
      `NS NOC_TOP.u_ns fabric.u_ns_llc_llc_0 0.u ns_llc.clk);
  `NS NOC TOP.ns preloader.preload pegasus chi(CACHE MODE,
      1'b0, 32'h20000000, 1'b0,
      512'h6d1dafb9d60623ed40c0921a161cfd3990a8cb9d9a705c2b68
      e771d549dda28d5a04f8a03b2007685fa0186ff69716af29b4cf709
      e99fc2c594386449f5a391f, 8'h2, 1'b1, preload status);
      //cache mode, ns=0, addr=0x20000000, dirty=0, data,
      poison=0x2, abort on error=1
  `NS NOC TOP.ns preloader.preload pegasus chi(CACHE MODE,
      1'b1, 32'h20000000, 1'b1,
      512'h7da483691d803522123fde3cbffd7f2b3951cfab8cd79173de
      dbbb8d849d0a339cde338d9c1761a18401455ea8a50b0b7b96cb6e5
      5f7bfb56980518f81ea1a79, 8'h2, 1'b1, preload_status);
      //cache mode, ns=1, addr=0x20000000, dirty=1, data,
      poison=0x2, abort on error=1
end //}
```

Example code with 'preload\_coherent\_pegasus' task as follows:

```
localparam CACHE_MODE = 1;
localparam RAM_MODE = 0;
reg preload_status;

initial begin // {
   // Wait for llc iccc0 to come out of reset
```



```
wait(~`NS_NOC_TOP.u_ns_fabric.u_ns_iccc_iccc0.u_ns_iccc
      .reset);
  // Wait for SHORT INIT to be done which happens at de-
      assertion of llc reset
  @(posedge
      `NS_NOC_TOP.u_ns_fabric.u_ns_iccc_iccc0.u_ns_iccc.clk);
  @(posedge
      `NS NOC TOP.u ns fabric.u ns iccc iccc0.u ns iccc.clk);
`NS NOC TOP.ns preloader.preload coherent pegasus(CACHE MODE,
      1'b1, 48'h0, 1'b0, 1'b0,
      512'h7da483691d803522123fde3cbffd7f2b3951cfab8cd79173de
      dbbb8d849d0a339cde338d9c1761a18401455ea8a50b0b7b96cb6e5
      5f7bfb56980518f81ea1a79, 1'b1, preload_status);
      //cache mode, ns=1, addr=0x0, dirty=0, unique=0, data,
      abort on error=1
`NS NOC_TOP.ns_preloader.preload_coherent_pegasus(CACHE_MODE,
      1'b1, 48'h40, 1'b1, 1'b0,
      512'h67151959d9b6dead74a6cc24d055413cfafbff2068b640f1b7
      3c0193e907730e9ff2c0c86d917b574afcaa4c4c70b14d77e8e4ac7
      2a0e6958125e36fccce07cb, 1'b1, preload_status);
      //cache mode, ns=1, addr=0x40, dirty=1, unique=0, data,
      abort on error=1
end //}
```

Example code with 'preload\_coherent\_pegasus\_chi' task as follows:



```
@(posedge
      `NS_NOC_TOP.u_ns_fabric.u_ns_iccc_iccc0.u_ns_iccc.clk);
`NS NOC TOP.ns preloader.preload coherent pegasus chi(CACHE M
      ODE, 1'b0, 48'h100, 1'b1, 1'b0,
      512 hc7548b16bb6c00e886687a9832e660300e2edb9f5096a040f5
      54123bed483dc150f2b86f382226a353968c48697d07141f58eefab
      2366d4644843ab12e7c5c9a, 8'haa, 1'b1, preload status);
      //cache mode, ns=0, addr=0x100, dirty=1, unique=0,
      data, poison=0xaa, abort_on_error=1
`NS_NOC_TOP.ns_preloader.preload_coherent_pegasus_chi(CACHE_M
      ODE, 1'b1, 48'h100, 1'b0, 1'b0,
      512 h20382feb9b7999e774c864062c010c6df8095e9a2195d27ca2
      805320702ebfe38090569071693109d29053dacca40ef8bac53678e
      338b85113f315a0e6483b1f, 8'hff, 1'b1, preload_status);
      //cache mode, ns=1, addr=0x100, dirty=0, unique=0,
      data, poison=0xff, abort_on_error=1
end //}
```

If address map is re-programmed through regbus to set base, mask or hash functions to different values, call get\_reprog\_addr\_map task to get the newly programmed values before calling preload tasks. get\_reprog\_addr\_map() gets the base,mask,hash function values from rtl at the time of the call.

Sample code is shown below



<After the address map is reprogrammed call the task as shown below followed by normal preloading calls>

`NS\_NOC\_TOP.ns\_preloader.get\_reprog\_addr\_map();

`NS\_NOC\_TOP.ns\_preloader.preload\_pegasus(CACHE\_MODE, 1'b1, 32'h20000000, 1'b1, 512'h7da483691d803522123fde3cbffd7f2b3951cfab8cd79173dedbbb8d849d0a339cde3 38d9c1761a18401455ea8a50b0b7b96cb6e55f7bfb56980518f81ea1a79, 1'b1, preload\_status);

# 3.9.15 Global Coherency Tracker (GCT)

The Global Coherency Tracker globally checks data correctness of every address in the coherent domain. It uses a dynamic memory reference model to ensure data correctness for traffic on major interfaces of the NoC. A switch, `NS\_GCT\_REF\_ALLOW\_MEM\_DATA\_CHANGE\_EN, is available to allow coherent memory data to change if none of the coherent masters have the line. The most common setting for 'NS\_GCT\_REF\_ALLOW\_MEM\_DATA\_CHANGE\_EN' is 0. Setting it to 1 will turn off some useful coherency checks. It should only be set to 1 if:

- a) The property, 'llc\_class\_read\_discard\_dirty', is present in the NocStudio configuration, or
- b) There is an agent outside of the NoC that can change coherent memory data.

Table 38 Global Coherency Tracker

| Description of check                                                                                     | Instantiated      | Type of check |
|----------------------------------------------------------------------------------------------------------|-------------------|---------------|
| AR request: check R data against reference memory.                                                       | ACE master bridge | Functional    |
| AW request: if copyback is from an agent without unique ownership, check WDATA against reference memory. | ACE master bridge | Functional    |
| AW request: if copyback is from an agent with unique ownership, update reference memory with WDATA.      | ACE master bridge | Functional    |



| AC request: if CD bus is used for snoop data and from an agent without unique ownership, check snoop data against reference model. | ACE master bridge | Functional |
|------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------|
| AC request: if CD bus is used and from an agent with unique ownership, update reference memory with CDDATA.                        | ACE master bridge | Functional |
| Check that address is cache-line aligned.                                                                                          | ACE master bridge | Protocol   |
| Check that at most one agent has unique ownership of a line.                                                                       | ACE master bridge | Protocol   |
| Check that at most one agent has a line in dirty state.                                                                            | ACE master bridge | Protocol   |
| Check that a line with unique ownership by one agent does not have cached copies in any state in the system.                       | ACE master bridge | Protocol   |
| Check that upon arrival or RRESP of a MakeInvalid request, the line is not cached anywhere in the system.                          | ACE master bridge | Protocol   |
| IO coherent write: update reference memory with WDATA.                                                                             | IOCB              | Functional |
| IO coherent read: check data against reference model.                                                                              | IOCB              | Functional |
| AR request: check RDATA against reference memory.                                                                                  | CCC               | Functional |
| AC request: check CDDATA against reference memory.                                                                                 | CCC               | Functional |
| AW request: check copyback WDATA against reference memory.                                                                         | CCC               | Functional |



| All coherent requests and responses are account | NoC | Exit |
|-------------------------------------------------|-----|------|
| for with no request or response outstanding.    |     |      |

### 3.9.16 SRAM checker

The SRAM checker binds to every instance of CCC and LLC RAM. It tracks each write to RAM, and then checks the data correctness of every read from RAM.

Table 39 SRAM checker

| Description of check                             | Instantiated   | Type of check |
|--------------------------------------------------|----------------|---------------|
| Actual data read from RAM matches expected data. | CCC or LLC RAM | Functional    |

### 3.9.17 CSR Checker

The CSR Checker monitors the configuration status register module and ensures registers are never X or Z out of reset. Each instance of configuration status register RTL has a corresponding CSR checker monitoring its behavior. The following checks are performed.

Table 40 CSR checks

| Description of check                               | Instantiated      | Type of check |
|----------------------------------------------------|-------------------|---------------|
| No X or Z on registers when out of reset.          | CCC               | Functional    |
| Bridge registers are not X or Z when out of reset. | ACE Master Bridge | Functional    |
| Bridge registers are not X or Z when out of reset. | ACE Slave Bridge  | Functional    |



# 4 LOW POWER INTEGRATION OVERVIEW

# 4.1 NOC IP COMPONENTS

This section describes additional content generated for a low power enabled NoC.

- NocStudio LP usage examples
- User manuals and documentation

In addition, NocStudio generates the following for every user-specified system described in a NocStudio command script:

- NoC LP aware RTL
- NoC CPFs
- NoC UPFs
- NoC LP verification checkers

# 4.2 DIRECTORY STRUCTURE

Table 41 Low Power NoC IP directory structure

| Name                         | Description                     |
|------------------------------|---------------------------------|
| noc_verif_ip/*_lp_checker.sv | NoC verification library for LP |

# 4.3 NocStudio Flow to Generate Low Power NoC IP

This section describes the Low Power NoC IP generation flow using NocStudio. The user specifies a NocStudio command script that describes the user system requirements. The following files are generated by NocStudio for a Low Power NoC:

- NoC RTL
- NoC CPFs
- NoC UPFs
- NoC verification IP
- Sanity testbench
- Synthesis scripts
- HTML specification for the generated NoC

All the generated files are output to the project directory. The name of the project directory corresponds to the project name specified in the new\_mesh command in the NocStudio command script.





Figure 5 Low Power NoC IP generation flow

# 4.3.1 Generating RTL, CPFs and UPFs from NocStudio

To generate NoC RTL, CPF and UPF files, include gen\_ip command at the end of the NocStudio command script, and then process the script with NocStudio. Once the gen\_ip command executes, a project directory is created which contains all the files and directories generated by NocStudio. Below is a list of additional files (CPF, UPF and verification IP) that are generated for a low power enabled configuration. For a complete list with detailed descriptions, please refer to CFG NocStudio User Manual.

Table 42 Key low power sanity testbench files generated by NocStudio in project directory

| Name                  | Description                                                                                         | Туре             |
|-----------------------|-----------------------------------------------------------------------------------------------------|------------------|
| ns_power_map_table.sv | Support file for AXI NoC LP functionality Checker generated for the NoC by NocStudio.               | Verification     |
| run_test.sh           | Run command to launch LP sanity bench for<br>the generated NoC using Cadence Incisive<br>simulator. | Sanity testbench |
| cpfs/*                | NoC hierarchical CPF files                                                                          | CPF              |
| cpfs/ns_soc_ip.cpf    | NoC design top cpf file having isolation rules and power modes defined based on user                | CPF              |



|                       | power intent specification in command script file                                                                                               |     |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|-----|
| cpfs/top.cpf          | Testbench cpf for low power simulations which instantiates NoC design top CPF file, ns_soc_ip.cpf                                               | CPF |
| upf/1.0/              | NoC hierarchical UPF files                                                                                                                      | UPF |
| upf/1.0/ns_soc_ip.upf | NoC design top upf file having isolation rules<br>and power modes defined based on user<br>power intent specification in command script<br>file | UPF |
| upf/1.0/top.upf       | Testbench upf for low power simulations which instantiates NoC design top UPF file, ns_soc_ip.upf. (Still in Development)                       | UPF |

# 4.3.2 Low Power NoC Sanity Testbench

NocStudio generates the following files in a low power configuration project directory:

Common Power Format (CPF) files. These are located in the cpfs/ directory. They are version 1.1 compatible and are generated in a hierarchical method from power domain group level to NoC top. The low power sanity testbench top file, top.cpf, instantiates the NoC design top file, ns\_soc\_ip.cpf.

Unified Power Format (UPF) files. These are located in the upf/1.0/ directory. They are version 1.1 compatible and are generated in a hierarchical method from power domain group level to NoC top. The low power sanity testbench for UPF model is still in development.

(a) Low Power Verification Checker files. These are located in the noc\_verif\_ip/ directory. They verify the low power functionality.

To run the Low Power NoC sanity test, change to the project directory and invoke the following run script (only Cadence Incisive Simulator is supported):

run\_test.sh

The run script compiles the sanity testbench and launches the simulation.

To enable waveform dumping, use the command line option -waves=1:



run\_test.sh -waves=1

The waveform database will be generated inside the simulation trace/ or trace\_regbus/ directory. On a successful compile and simulation, the following will appear in the log file:

Passing to irun for build ns\_soc\_ip

**BUILD SOC SUCCESSFUL** 

Passing to irun for build

NON LOW POWER BUILD SUCCESSFUL

Passing to irun for build

LOW POWER BUILD SUCCESSFUL

Passing to irun for simulation

REGBUS SIMULATION PASSED

Passing to irun for simulation

SIMULATION FAILED

After the completion of simulation run, the presence of a file named SIM\_FAILED indicates a failure in the simulation run. The presence of SIM\_PASSED in the project directory indicates a successful simulation run. The log file run\_test\_incisiv.log will list any errors encountered during the build and simulation phase. Additional information for the build is recorded in build.log, located in the model/ directory. Additional information for the simulation run is recorded in run.log and/or regbus\_run.log, located in the trace/ and trace\_regbus/ directories, respectively. With a successful simulation from the low power NoC sanity testbench, the generated NoC RTL and Low Power Verification IP are ready to be integrated into the user's verification environment.

The IP Integration Specification describes the general NoC integration process. This section highlights differences and additional considerations when integrating a low power enabled NoC.

### 4.4 INTEGRATION OF NOC RTL

# 4.4.1 Hierarchical RTL generation

For a low power enabled configuration, NocStudio creates a new layer of hierarchy in the RTL that groups elements by power domain. Elements are placed inside a module that is named by the power domain to which they belong (e.g. elements belonging to the system power domain exist in the system module). These power domain modules are instantiated as the first level of hierarchy inside ns\_fabric. Any optional user specified RTL grouping applies below the power domain RTL module boundary. Where user defined RTL groups cross power domain boundaries, the user defined group is implemented within each power domain module.



Within each power domain RTL group, a *nsps\_grp* may be created which contains all CFG Power Supervisor logic. This is always present in the system power domain group, where it contains the state machines that implement the Q-channel interfaces. In other power domain groups, *nsps\_grp*, may or may not be present, where if necessary, it will contain small amounts of local signal aggregation logic. All interface signals of each *nsps\_grp* is treated as asynchronous to allow for relaxed timing constraints for the long distances these signals may need to travel, and within the RTL, the signal names include the string "\_async\_" to highlight this fact.

The position of each <code>nsps\_grp</code> module may be controlled via the <code>-nsps\_pos</code> argument of the <code>add\_power\_domain</code> command and the related <code>set\_power\_domain\_nsps\_pos</code> command. The clock used for logic within each <code>nsps\_grp</code> may be controlled via the <code>-nsps\_clk</code> argument of <code>add\_power\_domain</code> and the related <code>set\_power\_domain\_nsps\_clk</code> command. If these are not specified in the configuration, NocStudio will attempt to choose reasonable values during NoC construction.

# 4.4.2 Integration of Q-Channel interface ports

The low power interface between NoC and PMU follows the ARM Q-Channel Low Power Interface Specification. The Low Power Support chapter of the Technical Reference Manual covers details of the ports generated at NoC RTL top ns\_soc\_ip.v per power domain present in the NoC.

### 4.4.3 Reset

In a low power enabled configuration, per power domain reset signals (*reset\_n\_<power\_domain>*) are present. Details of the behavior of these reset signals and usage requirements are described further in the Reset section of chapter 2 – Integration of NoC.

#### 4.4.4 Clocks

For low-power enabled designs, clock pins are provided per power domain to facilitate clock gating at the power domain level, and the naming of clock pins is modified accordingly as described in the following table.

Table 43 NoC clock signals

| Signal name                                                    | Description                                        |  |
|----------------------------------------------------------------|----------------------------------------------------|--|
| clk <power_domain><clock_domain></clock_domain></power_domain> | Clock pins are named with the power domain and     |  |
|                                                                | clock domain.                                      |  |
|                                                                | - Each clock pin is connected to one power domain. |  |
|                                                                | - If a clock domain spans multiple power domains,  |  |
|                                                                | each power domain will have a separate clock pin   |  |
|                                                                | for that clock domain                              |  |



### 4.5 Integration of CPF files

To instantiate NoC CPFs in the user environment:

• Set the environment variable \$NS\_CPF\_DIR to point to the project directory that was created by NocStudio, for example:

```
setenv NS_CPF_DIR /absolute/path/of/project/cpfs/created/
```

Include the following lines in the ns\_soc\_ip parent hierarchy CPF file to instantiate NoC CPFs. All the isolation and power switch control ports per power domain referred to are virtual and need to be mapped to real controls as described below:

The top-level design is ns\_soc\_ip, specified in ns\_soc\_ip.cpf.

# 4.5.1 Hierarchical CPF generation

NocStudio creates cpf for each power domain group. These modules are hierarchically instantiated in the design top level cpf file, ns\_soc\_ip.cpf.

### 4.6 Integration of UPF Files

To instantiate NoC UPFs in the user environment:

• Set the environment variable \$NS\_UPF\_DIR to point to the project directory that was created by NocStudio, for example:



# setenv NS\_UPF\_DIR /absolute/path/of/project/upfs/created/

Include the following lines in the ns\_soc\_ip parent hierarchy UPF file to instantiate NoC UPFs. All the isolation and power switch control ports per power domain referred to are virtual and need to be mapped to real controls as described below:

The top-level design is ns\_soc\_ip, specified in ns\_soc\_ip.upf.

#### 4.6.1 Hierarchical UPF generation

NocStudio creates upf for each power domain group. These modules are hierarchically instantiated in the design top level cpf file, ns\_soc\_ip.upf

#### 4.7 Integration of Low Power Verification Checkers

The steps described in Section Integration of NoC Verification Checkers will automatically bind low power checkers for a low power NoC configuration.





Figure 6 Low Power Checker Bind to RTL

# 4.8 OVERVIEW OF CHECKERS

NocStudio provides the following low power checker files:

Table 44 CFG LP checkers

| Checkers                                | Instantiated                              |
|-----------------------------------------|-------------------------------------------|
| Q-Channel protocol LP Checker           | One instance per NSPS RTL                 |
| AMBA Master Bridge isolation LP Checker | One instance per AMBA Master bridge RTL   |
| AMBA Slave Bridge functional LP Checker | One instance per AMBA Slave Bridge<br>RTL |
| AMBA Slave Bridge isolation LP Checker  | One instance per AMBA Slave Bridge<br>RTL |
| AMBA Router functional LP Checker       | One instance per Router RTL               |
| AMBA Router isolation LP Checker        | One instance per Router RTL               |
| NSPS functional LP Checker              | One instance per NSPS RTL                 |
| Multi-Voltage FIFO Checker              | One instance per half-FIFO RTL            |



# 4.9 Environment Setup for Integration

CFG verification checkers use Verilog preprocessor macros to enable the checkers at runtime. When integrating the CFG verification components, the following macros must be defined.

Table 45 'define variables for model build

| `define variable name     | Description                      | Notes                    |
|---------------------------|----------------------------------|--------------------------|
| `NS_AXI_LP_CHECKER_EN     | Set to 1 to enable, 0 to disable | Recommend mapping        |
|                           | AMBA Master Bridge, Slave        | to a plusarg variable to |
|                           | Bridge and Router LP             | allow run-time control   |
|                           | functionality Checkers, NSPS     | of value.                |
|                           | interface and Q-channel          |                          |
|                           | protocol checks.                 |                          |
| `NS_AXI_ISO_LP_CHECKER_EN | Set to 1 to enable, 0 to disable | Recommend mapping        |
|                           | AMBA Master Bridge, Slave        | to a plusarg variable to |
|                           | Bridge and Router low            | allow run-time control   |
|                           | power state Checkers.            | of value.                |
| `NS_NSPS_LP_CHECKER_EN    | Set to 1 to enable, 0 to disable | Recommend mapping        |
|                           | NSPS Element Checkers.           | to a plusarg variable to |
|                           |                                  | allow run-time control   |
|                           |                                  | of value.                |
| `NS_QCHANNEL_LP_CHECKER_  | Set to 1 to enable, 0 to disable | Recommend mapping        |
| EN                        | ARM Q-Channel Protocol LP        | to a plusarg variable to |
|                           | Checker.                         | allow run-time control   |
|                           |                                  | of value.                |

# 4.10 USAGE MODES

The following table describes a set of recommended usage modes for enabling the NoC low power checkers. The tradeoff is made between debug visibility and simulation performance penalty for increased visibility.

Table 46 Recommended checker settings

| Usage mode            | Bringup | Heavy Debug | Code Stable |
|-----------------------|---------|-------------|-------------|
|                       | Mode    | Mode        | Mode        |
| `NS_AXI_LP_CHECKER_EN | 1       | 1           | 0           |

Intel Confidential

87



| `NS_AXI_ISO_LP_CHECKER_EN  | 1 | 1 | 0 |
|----------------------------|---|---|---|
| `NS_NSPS_LP_CHECKER_EN     | 1 | 1 | 0 |
| `NS_QCHANNEL_LP_CHECKER_EN | 1 | 1 | 0 |

# 4.11 CHECKERS

# 4.11.1 Terminology

The types of low power checks that are performed are divided into the following categories:

**Protocol** – These checks enforce adherence to ARM Q-Channel interface protocol.

Functional – These checks verify the low power functionality of the NoC RTL.

**Isolation** – These checks verify that control output signals have reset state values during low power state of power domain elements.

All general and low power checkers are disabled during the power gated state for power-aware simulations. This is to avoid false assertions due to X-corruption in the power-gated state. The checker enable to these checks is dynamically controlled by detecting power gated state using Incisive system tasks \$lps\_enabled and \$lps\_link\_power\_domain\_powerdown. As these system tasks are applicable only to Incisive NCSIM simulator, this checker uses the Incisive NCSIM tool default macro INCA to guard their use.

#### 4.11.2 AMBA Bridge and Router LP Functionality Checker

The AMBA bridge LP functionality checkers verify that the transaction-level protocols and responses match the low-power state during the simulation. The Router LP functionality checkers are responsible for verifying flit and credit transfers in low power state. This includes checking of the CFG low power handshake protocol and timing.

The AMBA Master Bridge LP checker uses a global reference database that is generated by the AMBA NoC End-to-End Checker for verifying outstanding and pending transactions to connected elements during low power states. AMBA master bridge LP checkers are common to all types of master bridges: AXI4, AXI3, AXI4-Lite, ACE-Lite and AHB-Lite. Similarly, AMBA slave bridge LP checkers are common to AXI4, AXI3, AXI4-Lite, APB, AHB-Lite slave bridges.

The following table describes the checks performed by the AMBA Bridge and router LP checkers. Violation of any check triggers an error in simulation.

Intel Confidential

88



# Table 47 Low Power functionality checks

| Description of check                                                                                                                                   | Instantiated                                      | Type of check |
|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|---------------|
|                                                                                                                                                        | (per bridge)                                      |               |
| All transactions to the slave get DECERR when<br>the power domain(s) present in the respective<br>link is in sleep state unless autowake is enabled    | AMBA Master Bridge                                | Functional    |
| The outstanding transaction count to connected slaves should be 0 when master bridge enters sleep mode and stays 0 till master bridge exits sleep mode | AMBA Master Bridge                                | Functional    |
| All the outstanding transactions are drained before power domain(s) present in the respective link enters to sleep state                               | AMBA Master Bridge<br>AMBA Slave Bridge           | Functional    |
| No new input and output credit valid when in sleep state                                                                                               | AMBA Master Bridge<br>AMBA Slave Bridge<br>Router | Functional    |
| No input and output flit valid when in sleep state                                                                                                     | AMBA Master Bridge<br>AMBA Slave Bridge<br>Router | Functional    |
| Output link_available is 0 and stable when bridge is in sleep state                                                                                    | AMBA Master Bridge<br>AMBA Slave Bridge<br>Router | Functional    |
| LP signaling protocol checks                                                                                                                           | AMBA Master Bridge<br>AMBA Slave Bridge<br>Router | Functional    |
| Output auto_wake signal should always be 0 when autowake mode is disabled                                                                              | AMBA Master Bridge                                | Functional    |
| Output sleep_ack_n protocol check                                                                                                                      | AMBA Master Bridge<br>AMBA Slave Bridge<br>Router | Functional    |
| Timeout check from connected power domain state change request to fence acknowledge                                                                    | AMBA Master Bridge                                | Functional    |



90

|                                                  | AMBA Master Bridge | Functional |
|--------------------------------------------------|--------------------|------------|
| Timeout check from sleep state change request to | AMBA Slave Bridge  |            |
| sleep acknowledge                                | Router             |            |

#### 4.11.3 NoC Element LP Isolation Checkers

The NoC Element LP isolation checkers verify that output control signals have stable reset values throughout sleep, reset and power gated states. All NoC elements, including all AMBA master and slave bridges, e.g. AXI4, AXI3, AXI4-Lite and ACE-Lite, AHB-Lite and APB, have checkers for the AMBA protocol interface to the host. In addition, these checkers also have checks on low power control output signals and all NoC element ring slave control output signals.

The following table describes the microarchitectural level checks performed by the NoC Element isolation checkers. Violation of any check triggers an error in simulation.

Table 48 Low Power isolation checks

| Description of control output check (during sleep, reset and power gated states)      | Instantiated (per bridge or interface)        | Type of check |
|---------------------------------------------------------------------------------------|-----------------------------------------------|---------------|
| Low power control outputs fence_ack_n, fence_done_n, auto_wake and sleep_ack_n is low | All AMBA Master Bridges                       | Isolation     |
| Low power control output sleep_ack_n is low                                           | All AMBA Slave Bridges                        | Isolation     |
| Low power control output autowake and sleep_ack_n is low                              | Router                                        | Isolation     |
| Low power control output autowake, idle_status and sleep_ack_n is low                 | AHB-Lite Master Bridge<br>converter interface | Isolation     |
| Bridge to router interface outputs flit_valid, credit_inc and link_available are low  | All AMBA Bridges interface to Router          | Isolation     |



| Master bridge outputs ARREADY,<br>AWREADY, WREADY, RVALID and<br>BVALID are low              | All AMBA AXI Master<br>Bridges | Isolation |
|----------------------------------------------------------------------------------------------|--------------------------------|-----------|
| Slave bridge outputs ARVALID,<br>AWVALID and WVALID are low                                  | All AMBA AXI Slave<br>Bridges  | Isolation |
| AHB-Lite slave bridge HTRANS is all 0s                                                       | AHB-Lite Slave Bridge          | Isolation |
| APB slave bridge PADDR, PPROT, PWDATA, PSTRB, PENABLE, PWRITE and PSELx are all 0s           | APB Slave Bridge               | Isolation |
| Bridge ring slave interface ring_data_out_valid, ring_credit_out and ring_wakeup_out are low | All AMBA Bridges               | Isolation |
| Bridge interrupt is low                                                                      | All AMBA Bridges               | Isolation |
| Router outputs flit_valid, credit_inc and link_available are low                             | Router                         | Isolation |
| Router ring slave interface ring_data_out_valid, ring_credit_out and ring_wakeup_out are low | Router                         | Isolation |
| Router interrupt is low                                                                      | Router                         | Isolation |

### 4.11.4 NSPS Element Checkers

The NetSpeed Power Supervisor (NSPS) element checkers are responsible for monitoring the NSPS interface to NoC elements and verifying low power behavior during low power state transitions. Three modules are covered, each with a separate checker: the NetSpeed Power Supervisor, the NSPS Fence/Ack Proxy, and the NSPS Aggregator.

Every instance of each NSPS element has a corresponding NSPS LP checker monitoring the NetSpeed low power protocol interface.

The following table describes the microarchitectural level checks performed at NSPS RTL. Violation of any check triggers an error in simulation.

Table 49 NSPS LP checks

| Description of check | Instantiated | Type of check |
|----------------------|--------------|---------------|
|----------------------|--------------|---------------|

Intel Confidential

91



| LP signaling protocol checks | NSPS | Functional |
|------------------------------|------|------------|
| Q-Channel TIMEOUT            | NSPS | Functional |
| Sleep signaling TIMEOUT      | NSPS | Functional |

### 4.11.5 ARM Q-Channel Protocol LP Checker

The ARM Q-Channel protocol LP checker is bound at the NSPS interface to the Power Management Unit (PMU) and is responsible for verifying all Q-Channel handshake rules specified in section 2.1.2 of the ARM Low Power Interface Specification.

The following table describes the Q-Channel protocol checks performed at NSPS RTL. Violation of any check triggers an error in simulation.

Table 50 ARM Q-Channel LP checks

| Description of check                                                | Instantiated | Type of check |
|---------------------------------------------------------------------|--------------|---------------|
| Q-Channel handshake rules                                           | NSPS         | Protocol      |
| Q-Channel illegal handshake state - QDENY high when QACCEPTn is low | NSPS         | Protocol      |
| Power domain reset to be asserted only during Q_STOPPED state       | NSPS         | Protocol      |

# 4.11.6 Multi-voltage FIFO Checker

The Multi-voltage FIFO checker is an AMBA transaction FIFO split into two halves, each in a separate voltage domain. The Multi-voltage FIFO checker is bound to each half of the FIFO. The following table describes the FIFO functional checks performed at each half FIFO. Violation of any check triggers an error in simulation.

Table 51 Multi-Voltage FIFO LP checks

| Description of check                    | Instantiated     | Type of check |
|-----------------------------------------|------------------|---------------|
| NSPS Signaling power sequencing checks  | Slave Half-FIFOs | Protocol      |
| Sleep and Reset FIFO state checks       | All Half-FIFOs   | Functional    |
| Sleep and Reset Transaction idle checks | All Half-FIFOs   | Functional    |
| Reset Isolation checks                  | All Half-FIFOs   | Isolation     |

Intel Confidential

92



| Gray-Code pointer checks                          | All Half-FIFOs | Functional |
|---------------------------------------------------|----------------|------------|
| Async-FIFO checks – See Asynchronous FIFO Checker | All Half-FIFOs | Functional |

# **4.12 SUPPORTED TOOLS**

Supported versions of tools and languages:

- NoC RTL uses IEEE Std 1364<sup>TM</sup>-2005 syntax and its support must be enabled in the tool flow
- NoC simulation environment uses SystemVerilog IEEE Std 1800-2009
- Simulator: Cadence Incisiv 13.20.036
- Synthesis: Cadence Genus 15.12 15.10-s019\_1

The current release does not support low power simulations using Synopsys VCS, nor does it support low power synthesis using Synopsys DC.



# 5 Physical Design Guidelines

NocStudio, when enabled, generates RTL for a given configuration. Generated RTL can then be synthesized using the reference Synthesis Environment. Figure 7 shows the different stages of the flow from Verilog RTL generation to Synthesis.



Figure 7: An example flow chart explaining steps from NocStudio to Synthesis output

### 5.1 RTL NETLIST STRUCTURE

NocStudio produces a top-level NoC Verilog RTL netlist (ns\_soc\_ip.v) which instantiates NoC fabric hierarchy (ns\_fabric.v) which further instantiates router and bridge modules for the NoC with a proper interconnect. If RTL grouping is enabled, RTL groups (bridges/routers) will be declared in a separate file (ns\_group\_modules.v) and will be instantiated in the NoC fabric hierarchy (ns\_fabric.v). The number and type of each sub-module is assigned by NocStudio and is dependent on the NoC design.





Figure 8: NoC RTL Netlist Structure

Each host port interfaces to the NoC through a bridge. The widths of the host port interface bus and the NoC link are configurable in NocStudio. NoC routers contain 8 ports: 4 for the interconnect, named North, East, South, West, and 4 for hosts, H (shown in the figure as South East), I (shown in the figure as South West), J (shown in the figure as North West), and K (shown in the figure as North East).



Figure 9: 8 Port Router with 4 directional ports & 4 host ports



Router and bridge elements are created such that the NoC top-level file ns\_soc\_ip.v contains no parameters and no logic elements.

### 5.1.1 Multiple NoC Router Layers

To support additional bandwidth and virtual channels, CFG's NoC solution allows a single bridge to connect to multiple NoC layers. Each layer operates as an independent NoC; the bridge connects them at the boundary. A bridge at a grid point can connect to all routers at the grid point, one router for each layer.

The following diagram shows an example of this connectivity with 2 NoC layers. For physical design, this means that more wires exist in the design to connect the bridges to the routers. Also, note that multiple layers may use different bus widths, so the connections to the routers of different layers may vary in width.



Figure 10: Dual NoC layers

# 5.1.2 Naming convention

NocStudio uses a naming convention that concatenates the bridge type, the component function, and appends interconnect information to each instance. Examples of bridge types are axi, ace, ocp, etc. Sample NoC component names are:

- 1. Router ns\_router\_<layer\_number>\_<node\_number>
- 2. Master bridges ns\_<br/>bridge type>mstrbrdg\_<host\_name>\_<port\_name>
- 3. Slave bridges ns\_<br/>bridge type>slvbrdg\_<host\_name>\_<port\_name>



97

# 5.1.3 Example

Following is the example for example\_synth.txt config in "examples" directory. This example is for a 2-layer NoC with two AXI Master and two AXI Slave hosts. The first layer is used for load data and store transactions, while the second is used for load command and store response.

The NocStudio GUI snapshot of this example is shown below.





Figure 11: NocStudio GUI snapshot

NocStudio generates the top level RTL file "ns\_soc\_ip.v" in directory "example\_synth" which is the project name specified by user. The top level module name is "ns\_soc\_ip" and it instantiates "ns\_fabric" which further instantiates following NoC elements

- Two master bridges "ns\_aximstrbrdg\_cache\_m" and "ns\_aximstrbrdg\_cpu\_m"
- Two slave bridges "ns\_axislvbrdg\_cache\_s" and "ns\_axislvbrdg\_mem\_s"
- Six routers "ns\_router\_0\_5", "ns\_router\_0\_6", "ns\_router\_0\_9", "ns\_router\_1\_5", "ns\_router\_1\_6" and "ns\_router\_1\_9"

NocStudio also generates "ns\_fabric\_modules.v" in directory "example\_synth" which has parameterized instance definition of routers and bridges. In this example, this file will have module definition of "ns\_aximstrbrdg\_cache\_m", "ns\_aximstrbrdg\_cpu\_m", "ns\_axislvbrdg\_cache\_s", "ns\_axislvbrdg\_mem\_s", "ns\_router\_0\_5", "ns\_router\_0\_6", "ns\_router\_0\_9", "ns\_router\_1\_5", "ns\_router\_1\_6" and "ns\_router\_1\_9"



### 5.2 SYNTHESIS

NocStudio, when enabled, generates RTL and reference synthesis files for the given noc configuration. Generated RTL can be synthesized using this reference Synthesis Environment. Directories are highlighted **as bold**.

```
cproject_name>
                                         // User defined Project name
                                         // NoC Top level instance that instantiates NoC
  ns_soc_ip.v
   Fabric, Group and Agent modules
   ns fabric.v
                                         // NoC Fabric that instantiates unique bridges and
   routers
                                         // Parameterized module definition of NoC

    ns_fabric_modules.v

   elements
  ns_group_modules.v
                                         // Group modules definitions
   noc_rtl
       o *.v, *.vh
                                         // NoC library RTL in IEEE Std 1364<sup>TM</sup>-2005 format
       o noc_rtl.vc
                                         // Manifest file containing path to library
       o noc_rtl.gemini.vc
                                         // Manifest file containing path to Gemini library
   noc_rtl_agents
       o ip/*.v, ip/*.h
                                         // NoC Agents library RTL in IEEE Std 1364<sup>TM</sup>-2005
                                         // format
           tunnel/*.v, tunnel/*.h
                                         // NoC Agents library RTL in IEEE Std 1364<sup>™</sup>-2005
                                         // format
                                         // Manifest file containing path to NoC agent
          noc_rtl_agents.vc
           library
       o noc_rtl_agents.gemini.vc
                                         // Manifest file containing path to Gemini library
                                         // Manifest file containing path to Pegasus (LLC)
          noc_rtl_agents.llc.vc
           library
   noc_modifiable_rtl
                                         // Users can modify these RTL files for RAM
                                         // models, clock gating cells, register files
                                         // and synchronizer units
                                         // NoC library RTL that can be modified by user
   synth
                                         // Synthesis scripts for RC/RCP & DC/DCT
           defs
                                         // NocStudio generated DEF files
                  ns_soc_ip_afp.def
                                         // DEF file with Bridge pins
                  ns_soc_ip.def
                                         // DEF file with NoC regions
          noc_synth_rc
                                         // Synthesis scripts for RC/RCP
                  sdc_rc
                                         // Contains RC constraints
                         variables.constraints.tcl
                                                               // Common variables
                          ns_soc_ip.constraints.tcl
                                                               // Top level constraints
                                                               // Block level constraints
                         <fabric modules>.constraints.tcl
                  rm_rc_scripts
                                        // RC/RCP scripts
                        rc.tcl
                                        // Synthesis script for Cadence RC/RCP
                  rm_setup
```



```
// Pointers to Technology files
               tech.tcl
                              // User defined variables set for Synthesis
               vars.tcl
               dont_use.sdc // List of don't_use cells
       Makefile
                              // Makefile to launch synthesis runs
       synth rc.sh
                              // Shell script that for RC Hier Synthesis runs
       synth.tcl
                              // Tcl file used for NoC level stitch (used only for
                              // RC hierarchical Synthesis)
       library_domain.tcl
                              // Tcl file used define Voltage domain(s) used
       being
                              // used for synthesis
noc_synth_dc
                              // Synthesis scripts for DC/DCT
       sdc dc
                              // Contains DC constraints
               variables.constraints.tcl
                                                    // Common variables
               ns_soc_ip.constraints.tcl
                                                    // Top level constraints
               <fabric modules>.constraints.tcl
                                                    // Block level constraints
       rm_dc_scripts
                              // Contains DC/DCT and Formality scripts
       rm_setup
                              // Contains setup files
       Makefile
                              // Makefile to Synthesize NoC
                              // Shell script that for DC Hier Synthesis runs
       synth_dc.sh
```

# 5.2.1 Synthesis Methodology

The reference synthesis environment supports top-down and hierarchical synthesis flows. In a top-down synthesis flow, the NoC is synthesized as a single block. In a hierarchical synthesis flow, the submodules are synthesized separately, and then are stitched together at the top level. Synthesis can be done with wire load models or with a more physically aware flow.

Any synthesis tool can synthesize the NoC and its components. We provide reference synthesis scripts for Cadence and Synopsys synthesis tools.

The RC reference synthesis scripts are intended for Cadence RTL Compiler (RC) or the newer Genus. Both these tools use wire load models to estimate loads. Alternatively, for a more physically aware synthesis, the RCP scripts can be used with Cadence RTL Compiler Physical (RCP) or Genus in physical mode. These tools use the LEF and CAPTABLE or the QRC technology file provided by the foundry for parasitic extraction.

For Synopsys flows, the DC/DCT reference synthesis scripts can either be run using Design Compiler (DC) which uses wire load models for estimating the loads, or with DC Topographical Compiler (DCT) which uses TLU plus library files provided by the foundry for parasitic extraction.



# 5.2.2 Setting Up Synthesis

NocStudio generates a reference sdc file. It includes timing constraints on inputs and outputs, as well as setting max delay values for asynchronous areas of the design—for example, on the grey-coded pointer values in the asynchronous fifos.

Designers should carefully review their designs, especially signals that cross clock domain boundaries, and modify the NocStudio-generated timing constraints as needed to ensure timing correctness for their systems. Specifically, designers should address these parts of the generated sdc file:

- The NocStudio generated sdc file treats \*reset\_n\* inputs as ideal nets. Depending on a customer's reset methodology, designers may choose to change this constraint.
- Top-level point-to-point (non-IO) signals that travel longer distances exist in the NOC. All these signals are sourced from a flop, and end in a synchronizer circuit (ns\_demet). The regular expression \*async\* will find them. (Note that these signals may not be truly asynchronous but are treated as such due to the distance they may traverse.) Designers could choose to treat these as multicycle paths, or depending on customer methodology, even as false paths. Only top-level \*async\* nets should be treated as multicycle or false paths. This should not be done recursively.
- Designers must ensure that the NocStudio-generated set\_max\_delay statements appear at the end of the sdc files, to ensure that they are not overwritten by any pattern matching on the regular expressions described above. NocStudio-generated set\_max\_delay statements exist to ensure proper timing in gray-coded pointers crossing clock domain boundaries in async fifos. More detail on these paths and a list of specific signal names and circuits is below in section 2.3.

Finally, designers should take into account the ultimate physical floorplan of the noc. For example, for a particular cell/node of the mesh, if the bridges and routers will be placed physically close/adjacent to each other, then the synthesis PPA results (power, performance, and area) will be optimal if they are kept in the same hierarchy and synthesized together.

# **5.2.3** Running Synthesis

The following tools are needed to run the reference synthesis flow

#### **5.2.4** For Cadence flow:

- Cadence RTL Compiler (RC) or Genus For doing synthesis with wire load models
- Cadence RTL Physical Compiler (RCP) or Genus For doing physical synthesis



Following is an example procedure for running Synthesis using Cadence tool set

- Update tech.tcl file tech.tcl file sets attributes for
  - Liberty library search path
  - Liberty library file names
  - Pointer for LEF files These are needed for Physical Aware Synthesis
  - Pointer for CAPTABLE file This is also needed for Physical Aware Synthesis
  - Pointer for QRC file QRC files can be used instead of CAPTABLEs
- Update vars.tcl file vars.tcl file sets the variables for
  - o VT Usage Selects the VT library to use, lvt|rvt|hvt
  - o RC vs RCP Whether to run RC or to run RCP (rcp 0/1)
  - o DFT Whether to insert scan chains or not (dft 0/1)
  - Number of Scan chains to insert
  - o Synthesis effort Whether to synthesis with low | medium | high effort
- Review and update "sdc\_rc/variables.constraints.tcl" for clock periods, clock uncertainties, clock groups, input/output delay margins, and output load. Input/output delay margins should be updated keeping in mind the technology node and (for hierarchical synthesis) if a bridge/router has output registering enabled or disabled
- Do "make top config=config=config=config=v to do top level synthesis for non-LP NoCs
- Do "make hier config=<project\_name>" to do hierarchical synthesis for non-LP NoCs
- Do "make lptop config=<project\_name>" to do top level synthesis for LP/Multi-voltage NoCs
  - Do "make lphier config=c\_name>" to do hierarchical synthesis for LP/Multi-voltage NoCs

#### **5.2.5** For Synopsys flow:

- Synopsys DC Compiler (DC) For doing synthesis with wire load models
- Synopsys DC Topographical Compiler (DCT) For doing physical synthesis

Following is an example procedure for running Synthesis using Synopsys tool set

- Update rm\_setup/common\_setup.tcl file This file sets attributes for
  - Search path
  - Liberty library file names
  - O Pointer for TLUplus, Milkyway Physical library, Tech and MAP files These are needed for Physical Aware Synthesis
- Review and update "sdc\_dc/variables.constraints.tcl" for clock periods, clock uncertainties, clock groups, input/output delay margins, and output load. Input/output delay margins should be updated keeping in mind the technology node and (for hierarchical synthesis) if a bridge/router has output registering enabled or disabled
- Do "make top config=config=config=config=" to do top level synthesis
- Do "make hier config=<project\_name>" to do hierarchical synthesis



Note: Clock gating can be can be implemented on NoC elements using Synthesis tools. Currently it is not supported in reference Synthesis scripts.

### 5.2.6 Analyzing outputs

### 5.2.6.1 Analyzing RC/RCP/Genus synthesis output

Top level and hierarchical synthesis creates the following files and directories

- <module>.gv Gate level file generated by the tool
- <module>.spef Parasitic file generated by the tool. This is only generated when physical synthesis is enabled
- <module>.def DEF file generated by the tool. This is only generated when physical synthesis is enabled
- <module>\_outputs This directory has sub-directories to store generated outputs at each stage i.e. synthesis stage, mapping stage, placement stage and final stage. The outputs that are saved are gate level files, DEF file, Scandef file, and the Encounter files.
- <module>\_reports This directory has sub-directories to store generated reports at each stage.

### 5.2.6.2 Analyzing DC/DCT synthesis output

Top level and hierarchical synthesis creates the following files and directories

- <module>\_outputs This directory stores generated outputs.
- <module>\_reports This directory stores generated reports.

#### **5.3 DEF**

When enabled NocStudio generates top level def file(s) for a NoC. Two files are generated by NocStudio

- ns\_soc\_ip.def This file contains "UNITS DISTANCE" in microns, "REGION" and "GROUP" definition
- ns\_soc\_ip\_afp.def This file contains X-Y co-ordinates, "DIEAREA", "PINS" definition

#### 5.4 CDC

This section details the IP support for the Spyglass CDC flow. It covers the files included with our IP to support this flow, how to run the flow, and the outputs generated. It also includes some known warnings that are waivable.

### 5.4.1 Files Included to Support Spyglass CDC

When NocStudio runs on an NCF file, it generates a project directory for the config file. Inside that config directory, the following files are created by NocStudio:



- ./cdc/spyglass\_cdc.tcl: Tcl script used as input to sg\_shell
- ./cdc/cdc\_waiver.swl: Waiver file for warnings, not errors
- ./synth/noc\_synth\_dc/sdc\_dc/spyglass\_constraints.sgdc: NocStudio generated configspecific constraints to help Spyglass run correctly on the IP.

In addition, when the spyglass\_cdc.tcl script runs, it creates a constraints file, ./synth/noc\_synth\_cd/sdc\_dc/sg\_cdc.constraints.tcl based on the variables.constraints.tcl and ns\_soc\_ip.constraints.tcl files found in the same directory.

All these files are necessary input to the Spgylass tool.

# 5.4.2 How to Run Spyglass

To run Spyglass CDC:

- cd to the NocStudio-generated project directory.
- Type "sg\_shell -tcl ./cdc/spyglass\_cdc.tcl"

This tcl script runs the following spyglass goals:

- cdc/cdc\_setup\_check: checks input constraints.
- cdc/cdc\_verify\_struct: actual CDC verification
- Ac\_abstract01: generates abstract view of IP, for use in SOC-level spyglass runs, when the goal is to blackbox our IP and run at the sytem-level.

#### 5.4.3 Spyglass Flow Outputs

The spyglass flow generates the following sets of outputs:

- spyglass/consolidated\_reports/ns\_soc\_ip\_Design\_Read: a report on the design read portion of the cdc flow.
- spyglass/consolidated\_reports/ns\_soc\_ip\_cdc\_cdc\_setup\_check: a report on the setup and constraints checking portion of the CDC run.
- spyglass/consolidated\_reports/ns\_soc\_ip\_cdc\_cdc\_verify\_struct: a report on the CDC results.
- spyglass/ns\_soc\_ip/cdc/cdc\_verify\_struct/spyglass\_reports/abstract\_view/ ns\_soc\_ip\_cdc\_abstract.sgdc: the Spyglass-generated abstract view of the Noc IP, to be used by SOC-level Spyglass runs which want to blackbox our Noc IP.

### 5.4.4 Known CDC Warnings

There should not be any errors generated by a Spyglass CDC run on our IP. In the past we have seen and fixed Ac\_unsync0\*/Ac\_glitch\* errors in our rtl. Also, Spyglass itself sometimes has an



issue recognizing a qualifier, and we've been working through those as they come up with Spyglass AEs, and getting Spyglass bug fixes from them.

There may be some Ac\_conv0\*, or Ac\_coherency06 warnings generated. These are waivable. Specifically:

- In our low-power logic, warnings that multiple asynchronous signals converge on a signal in a new clockdomain, for instance power domain signals like \*QACTIVE\*, \*autowake\*, \*sleep\_req\* and \*sleep\_ack\*.
- Warnings about fanout to multiple clock domains for \*sleep\_req\_n\* signals
- Warnings about fanout to multiple clock domains from flops like
   \*u\_ns\_nsps\_agg\_8phase\_nsps\_proxy\_async\_fence\_ack\_n\*.u\_ns\_nsps\_agg\_8phase.G\_SL
   V\_ASYNC.mst\_demet.demet\_stage\_q\*
- Warnings about signals being synchronized multiple times into the same clock domain. This is common on master and slave bridges, because each channel (R/W) synchronizes certain system-level signals and uses them internally. Also, each inblock and outblock of router will synchronize and use internally certain router-level signals for local consumption only



# 6 PLACE AND ROUTE GUIDELINES

Place and Route options greatly depend on the chip overall design methodology. This section gives basic guidelines for NoC physical implementation. NocStudio supports the "show\_noc\_density" command to extract number of wires horizontally and vertically. It outputs to the NocStudio console windows so it's part of the transcript.log. In addition, the command extracts the local wires (among bridges and routers at a grid) as well as local flops. The information can be used to predict potential congestion point and SOC architect may move certain bridge port to the next grid to avoid such a congestion.

# 6.1 P&R KEEPING THE NOC ELEMENTS TOGETHER

The bridge and router at single mesh grid point may be combined into a single P&R region. This may make sense when the host is a monolithic hard macro. This P&R region would reside outside the host.



Figure 12: NoC Elements in stand-alone P&R regions

### 6.2 P&R MERGING NOC ELEMENTS WITH HOST

When multiple hosts are soft macros, it may be advantageous to simply merge the associated NoC elements with the host into a single P&R region, as shown on the left "P&R Block 1" in Figure 13. This may reduce the number of top-level regions and/or macros and the number of top-level signals.





Figure 13: Merge all NoC Elements with Host P&R Region

# **6.3** NoC Quick Start Information

### 6.3.1 NoC clock domains

NoC elements may share a common clock, use multiple clocks that have a phase relationship (ratio synchronous), or use multiple clocks that are completely asynchronous (there is no phase relationship between the various clocks). If clocks are asynchronous, the NoC instantiates asynchronous FIFOs between the clock domains. An example for a clock domain boundary between a bridge and an axi agent is shown in figure.



Figure 14: Bridge and AXI agent with async clock



In asynchronous designs, for timing closure, designers must constrain the skew between the bits in the gray-coded async FIFO read and write pointers, to ensure that correct values are received into the destination clock domain. To be conservative, constrain the skew between the bits of the gray-coded pointers is to be less than one period of the faster of the two clocks.

The skew must be constrained in both directions, as the gray-coded rd\_pntr goes to the write domain and the gray-coded wr\_pntr goes to the read domain inside the asynchronous fifo. The constraint should be of the form:

set\_max\_delay -from <source FFs> <value less than the faster of the two clock periods>

Regular expressions for the source FFs are:

- \*rd\_pntr\_gray\_q\* (src clock is rd\_clk, dest clock is wr\_clk)
- \*wr\_pntr\_gray\_q\* (src clock is wr\_clk, dest clock is rd\_clk)

In addition, for link clock crossing fifos (ILDCs), for leaf level synthesis, the read clock domain (via the read address) accesses the flop arrays (written on wr\_clk) directly. This is alright because the time required to synchronize the pointers across the clock boundary guarantees the stability of the write data. For these fifos, the skew between the rd\_addrs bits should be constrained to be less than one period of the write clock. For example:

set max delay -from \*rd addrs one hot\* <time value less than 1 period of source clock>

The skew between the data bits can be constrained to be less than one cycle of the destination clock (rd clk).

set\_max\_delay -from \*ns\_async\_reg\_array\_q\* <time value less than 1 period of dest clock>

These ILDC constraints are required only for leaf-level synthesis, because the two sides of the fifo will be synthesized individually. They are not necessary for timing closure

Figure 15 is an example where Host A has the same clock as NoC clock and Host B clocks with an independent clock domain.





Figure 15: Host A and NoC clock domain different than Host B clock

Figure 16 is another implementation where Host A and Host B clock domains are different from NoC clock domain.



Figure 16: Host A & B with different clock domains than NoC clock

# 6.3.2 Clock Gating Cell

CFG NoC RTL uses "ns\_cg\_cell" as the clock gating cell. The definition of the cell is given below.



```
module\,ns\_cg\_cell
 input en,
 input clk,
 input scan_mode,
 output eclk
`ifndef GATES
reg d_latch;
wire cg_en;
assign cg_en = scan_mode | en;
always@(cg_en or clk) begin
 if (~clk)
   d_latch <= cg_en;
assign eclk = d latch & clk;
'else
PREICG_X2B_A9TR(.CK(clk), .E(en), .ECK(eclk), .SE(scan_mode));
`endif
endmodule
```

This module is in the noc\_modifiable\_rtl directory of the tarball. Before synthesis, the user should replace the clock-gating cell with one from their library, instead of "PREICG\_X2B\_A9TR" mentioned above.

Special attention should be given while routing "\*\_cg\_busy" signals between NoC elements. These are timing critical clock-gating signals. We recommend using higher metal layers (thicker) for these signals when possible. Non-minimum spacing and shielding will reduce crosstalk.

#### 6.3.3 NoC Clock tree

NoC implementations can span an entire chip. This raises the concern of the overall clock skew budget. To address this, split the overall chip clock skew into two skew groups—a global clock skew group and a local clock skew group. The NoC is architecturally independent of global clock skew. It is extremely important to minimize local clock skew.

#### 6.3.4 Reset

The NoC elements are reset using an asynchronous assertion, synchronous de-assertion reset scheme. Our reference reset synchronizer is in the file ns\_rst\_n.v in the noc\_modifiable\_rtl



directory. This module is provided as a reference only; users can and should replace it with a module or library cell that matches their chip reset methodology.

For ns\_rst\_n, note that the number of stages present is programmable by NocStudio, on a perclock-domain basis. Figure 17 shows the reset logic inside ns\_rst\_n, using the NocStudio default value of two flop stages per synchronizer. The output of the reset synchronizer cell is either the synchronized reset if tst\_rst\_bypass is low, or tst\_rst, if tst\_rst\_bypass is high.



Figure 17: Reset logic

Top-level reset timing requirements are:

- Reset must be asserted for at least 16 NoC core clock cycles.
- Reset should be identical to all modules (bridge, router, pipeline and register bus modules) i.e. reset falling edge should be in the same cycle for each NoC element.

Also, designers should not allow synthesis or physical design flows to place buffers between the flops in the synchronizer chain, as it increases the failure rate of the synchronizer.

# 6.3.5 Standard Cells

All NoC elements are synthesizable using generally available standard cell libraries. The required elements can minimally be expressed as rising-edge triggered flip-flops, async set flip-flops (for reset logic in Figure 17), basic two and three input logic functions (nand, nor, and, or, xor), multiplexors, and buffers and inverters. No special cells like one hot muxes or any other passgate type of cells are required. The resulting noc design is fully scan compliant and easy to constrain using an SDC file.



# 6.3.6 Channel Routing

The busses between noc routers can potentially be very wide, depending on the design. As with most full chip routing we recommend using higher metal layers (thicker) for longer routes of these wide parallel interconnects. Also, to reduce crosstalk-related delays and errors, we recommend using non-minimum wire spacing.

## 6.3.7 Repeaters

All NoC interconnections are point to point which should work well with whatever top-level repeater flow is in place. As usual, good repeater methodology is encouraged. Design frequencies and targets vary so some rule of thumb guidelines are presented.

- Keep edge rates below 20% of the cycle time
- Use non-minimal metal spacing to reduce crosstalk (1.5-2.0x if possible)
- Favor the higher (thicker) metal layers for long signal runs

Interconnect from one router to another is designed/generated by NocStudio according to assumptions about wire delays (RC & repeater delays). If the physical design does not match those assumptions, NocStudio parameters must be updated in order to ensure design correctness.

# 6.3.8 Repeaters & Power Grid

If the selected NoC design uses very wide buses to achieve high data bandwidth, care should be taken to analyze the standard cell power grid. Frequently the power mesh for standard cells is determined using metrics corresponding to generalized logic blocks where the percentage mix of device drive strengths favors smaller devices. In these generalized logic blocks switching of these smaller devices is spread throughout the cycle (though biased just after the rising edge of clock) as logic cascades down subsequent stages. In the NoC router, the number of logic levels is kept to a minimum to provide low latency. When the NoC design generated by NocStudio possesses very wide buses, it is likely that the number of large drivers simultaneously switching within a small area exceeds that of a standard logic mix. It is suggested that early validation of dynamic IR drop be performed to assure adequate design margin.

### 6.3.9 Synchronizers

There is one standard module used for all synchronization in RTL generated by NocStudio: ns\_demet.v. It uses fixed names (\*demet\_stage\*) for its DFFs, making it easy to identify them in physical design and verification flows. The depth of the flop chain inside ns\_demet.v is programmable, on a per-clock-domain basis. The synchronizer module ns\_demet.v is in the



noc\_modifiable rtl directory. Users should replace it with a synchronizer module or library cell that meets their own chip's synchronization methodology.



Figure 18: CFG synchronizer module

As mentioned above in 2.3.1, all data asynchronous clock domain crossings occur in async FIFOs, where the grey-coded control signals pass through synchronizers with a programmable number of flop stages. Physical design flows should avoid placing buffers between the flip-flops in the synchronization chain, as this increases the failure rate exponentially. This is especially important for high frequency designs.

All synchronizer flip-flops may be located using the following regular expression: "\*demet\_stage\*".

# 6.3.10 Timing for Voltage Domain Crossers (VDC) and In-Link Domain Crossers (ILDC)

Below is the block diagram of VDC/ILDC:





Figure 19: VDC and ILDC block diagram

There are three types of timing arcs between Block X and Block Y

- Timing arc A: The output of a flop in Block Y drives logic in Block X, whose output is flopped by Block Y. The NocStudio SDC file for Block X uses a set\_max\_delay to constrain timing on this path. Design-appropriate constraints of "set\_max\_delay" and "set\_min\_delay" should be applied during synthesis and static timing analysis, using the examples in our reference SDC files. For ILDC, Block X is "ns\_link\_clk\_cross\_fifo\_wr\*" and Block Y is "ns\_link\_clk\_cross\_fifo\_rd\*". The regular expression for A's input to Block X is: "\*rd\_addrs\_one\_hot\*". The regular expression for A's output from Block X is: "\*rd\_data\*". For VDC, both Blocks X and Y blocks are instantiated in "ns\_vdc\_slv\*". There are 3 pairs of signals—3 separate A arcs—in the VDC fifo. The A arc is from every bit of the input to every bit of the output for each of the 3 paths. They are:
  - input [P\_FIFO\_DEPTH-1:0] vdc\_mst\_AR\_ch\_rd\_addrs, output [P\_AR\_CH\_INFO\_WIDTH-1:0] vdc\_slv\_AR\_ch\_rd\_data.
  - input [P\_FIFO\_DEPTH-1:0] vdc\_mst\_AW\_ch\_rd\_addrs, output [P\_AW\_CH\_INFO\_WIDTH-1:0] vdc\_slv\_AW\_ch\_rd\_data.
  - input [P\_FIFO\_DEPTH-1:0] vdc\_mst\_W\_ch\_rd\_addrs, output [P\_W\_CH\_INFO\_WIDTH-1:0] vdc\_slv\_W\_ch\_rd\_data;
- Timing arc B: The NocStudio SDC file has output constraints of Block Y and input constraints of Block X. The regular expression is "\*rd\_pntr\_g\*".
- Timing arc C: The NocStudio SDC file has output constraints of Block X and input constraints of Block Y. The regular expression is "\*wr\_pntr\_g\*".

Intel Confidential

113



For both ILDC and VDC, the read and write sides should be placed close to each other to avoid timing violations. These two blocks may be instantiated in the top level (ns\_fabric level) or in rtl groups.



# 7 DFT

*Testability* is a design attribute that measures how easy it is to create a program that comprehensively tests a manufactured design's quality. Traditionally, design and test processes were separate, with test considered only at the end of the design cycle. However, in contemporary design flows, test merges with design much earlier in the process, creating what is called a *design-for-test (DFT)* process flow.

All NoC elements are DFT compliant and yield high coverage, ensuring higher test quality.



# 8 WAIVERS

# 8.1 LINT WAIVERS

#### 8.1.1 Waivers for Cadence HAL RTL Lint Check

Following rules are waived based on review of occurrences in the design.

**CONSTC**: "Constant conditional expression" There are instances in the code where a parameter may be directly used in a logic expression. There are localparam definitions using expressions based on other parameters.

**MEMSIZ**: "Memory declaration for '%s' defines a single bit memory word". Certain parameterized vector arrays may become array of 1-bit vectors based on the parameter value in that configuration

**SHFTNC**: "Shift by non-constant" As a coding practice we allow use of non-constant shifts to represent multiplexers

**CLKUCL**: "The clock '%s' drives a combinational logic" There are clock gating modules built into the design. These are allowed to violate this rule

**UNCONO**: "Port '%s' (which is being used as an output) of entity/module ' %s' is being driven inside the design but not connected (either partially or completely) in its instance '%s'" Design modules are parameterized. In some configurations of these parameterized blocks, some output ports may be left unconnected when there is no functional path downstream of that port. These are usually driven by constants in the module.

**BSINTT**: "Bit/part select of integer or time variable '%s' encountered" Range select of integer variable used as loop index is allowed in our designs.

**IPRTEX**: "Integer is used in port expression" Subset configurations may be derived from parameterized template designs by driving unused inputs with constants and leaving used outputs unloaded.

**URDWIR**: "Wire '%s' defined in module '%s' does not drive any object but is assigned at least once" Some internal signals are defined as tap points for functional checkers. Some internal logic



clouds may also be unused when certain parameter values remove logic using them. Synthesis tools are allowed to optimize these.

**URAWIR**: Wire '%s' defined in module '%s' is unused (neither read nor assigned)" Some software generated files may contain unused wires

**URDREG**: "Local register variable '%s' is not read but assigned at least once in the module '%s'" Due to parameterized code for fine grained logic optimization. Some registers may remain unused when certain parameter values remove or disable logic using them. Synthesis tools are allowed to optimize these.

**VERREP**: "Repeated usage of identifier or label name '%s'" local scope loop variables and genvars are allowed to be reused

**USEPAR**: "Parameter '%s' is unused" Parameters to be used by certain code sections may remain unused if those code sections are removed/disabled due to parameters

**FDTHRU**: "Feedthrough detected from input '%s' to output '%s" In certain parameterized configuration of blocks there may be an input to output feedthrough

**POOBID**: "Variable index/range selection of '%s' is potentially outside of the defined range" Based on values of parameters, non-power-of-two arrays may exist in the design. When indexed with pointers, this warning may occur. However functionally it is ensured that the pointers do not take values outside the defined range of the array

**UCCONN:** "Use upper case letters for names of constants and user-defined Types" All of our Parameters are in Upper Case. This was done according to our guidelines

**SEPLIN:** "Use a separate line for each HDL statement". This coding style is allowed according to our guidelines

**PRMVAL:** "Bit width not specified for parameter '%s'". These are the parameters in the code that are defined as integers

**PRMBSE:** "Base not specified for parameter '%s". Our integer parameters are in decimal

**LOGAND:** "Bitwise AND in a conditional expression. Logical AND may have been intended". Correct operators have been used in the design.



**LOGORP:** "Bitwise OR in a conditional expression. Logical OR may have been intended. Correct operators have been used in the design.

**LOGNEG:** "Bitwise negation in a conditional expression. Logical NOT may have been intended". Correct operators have been used in the design.

**CNSTLT:** "Literal '%s' should be replaced with a constant". This is allowed by our RTL coding guidelines.

**POIASG:** "The result of operation may lead to a potential overflow". Verified by our verification environment to ensure that there will never be an overflow. In some case if there is an overflow, it is intended.

**URDPRT:** "The Input/inout port '%s' defined in the %s'%s' is unread but assigned" Some output ports may remain unused depending on the spec of the NoC.

**BOUINC:** "Lower bound of '%s' is not '%d". This style of signal declaration is allowed according to our coding guidelines

Other rules which are waived and follow are design guidelines are

AMSKWD, OPRNUM, MXUANS, NOBLKN, ONPNSG, TROPCC, MPCMPE, BITUSD, ALOWID, AUTOBX, CDNOTE, CLKINF, FSMIDN, IDLENG, INFNOT, INSYNC, NUMDFF, REDOPR, OPRCAT, PRTCNT, FTNNAS, DIFFMN, ALOWNM, FFWNSR, SYNPRT, DALIAS, FFWASR, MULBAS, SYNASN, DIFRST, UNCONN, REVROP, TROPCZ, INDXOP, PRMNAM, RDOPND, OPLVNC, LRGOPR, NFCASE, MICAWS, CSTEXP, HASLEX, HASPGM, IFSMCD, IMPTYP, OBMEMI, MAXLEN, LCVARN, EXPIPC, STYVAL, SIGLEN, NUMSUF, NBGEND, CDWARN, RPTVAR, IMPDTC, CONSBS

### 8.1.2 Waivers for Spyglass lint check

Following rules are waived based on review of occurrences in the design. These are global waivers; other code specific waivers are placed in the RTL files as pragmas.

**NoBusPartClock-ML**: "Clock name '%s' is not a simple name". CFG IP RTL may concatenate clocks into a bus in some configurations.



**ComplexExpr-ML**: "Complex expressions". CFG IP RTL may implement complex logical expression in some RTL blocks.

**UnloadedNet-ML**: "Unloaded net". Due to high configurability, CFG IP RTL may have unloaded nets in a design, especially used with "generate" statement.

**LineLength**: "Line-length exceeds defined limit". For complex logical expression, CFG IP RTL's line length may exceed defined limit.

**STARC-2.1.1.1**: "function+assign". CFG IP RTL may use both assign statement and always block to describe combinational logic.

**STARC-2.6.2.2**: "Signal set and read in the same block". CFG IP RTL coding guidance permits such design practice.

**WRN\_47**: "Improper repetition multiplier %s in concatenation". CFG IP RTL may pad the signals with constants in some configurations.

**W111**: "Not all elements of an array are read". CFG IP RTL may implement registers in an "always" block partially due to configurability.

**W120**: "Variable '%s' declared but not used". CFG IP RTL may have non-used wire declaration due to configurability.

**W175**: "Parameter '%s' declared but not used ". CFG IP RTL may have non-referenced parameter declaration due to configurability.

**W191**: "Function declared but not used". CFG IP RTL may not use all the functions in commonly shared function file.

**W240**: "Input '%s' declared but not read". CFG IP RTL may declare non-used input ports in a design due to configurability.

**W328**: "NS – Truncation in constant conversion, without loss of data". CFG IP RTL may implement truncation during constant conversion due to configurability.

**W456**: "A signal is included in the sensitivity list of a process/always block but not all of its bits are read in that block". CFG IP RTL may have non-used signals declared in sensitivity list of an "always" block.

**W488**: "A bus/array appears in the sensitivity list but not all bits of it are read in the contained block/process". Similar to W111, CFG IP RTL may implement the registers partially due to configurability.

**W497**: "Not all bits of a bus are set". CFG IP RTL may implement un-assigned but dont\_care signals due to configurability.



120

**W498**: "Not all bits of a bus are read". CFG IP RTL may implement non-used signals due to configurability.

**W528**: "Variable '%s' set but not read". CFG IP RTL may implement non-used variable due to configurability.

**W563**: "Reduction of a single-bit expression is redundant". CFG IP RTL coding guideline permits such design practice.

# 8.2 CDC WAIVERS

### 8.2.1 Tool Details

Tool: Cadence Conformal Constraint Designer CDC

Version: Ver15.10-D182

# 8.2.2 False CDC Violations – Design Intent

#### False Violation #1

The tool reports false CDC violations on following clock cross modules, when <code>fast\_clk</code> and <code>slow\_clk</code> signals are specified in different clock domains by CFG auto-generated SDC files. The leaf level module is ns\_clkcross\_buffer, instanced in all four of these modules where the false CDC violations are reported

- ns\_clkcross\_fast\_to\_slow
- ns\_clkcross\_slow\_to\_fast
- ns\_clkcross\_rwack\_slow\_to\_fast.v
- ns\_clkcross\_rwack\_fast\_to\_slow.v

**Resolution:** fast\_clk and slow\_clk clocks need to be specified to be in the same clock domain manually in the sdc constraint file. The clock cross modules are phase-aligned synchronous clock crossers with an N:1 or 1:N ratio

*Work around*: The customer can post-edit the auto-generated SDC files to specify *fast\_clk* and *slow\_clk* clocks in the same clock domain.

### Example:

```
set clock_clk_A_sync_group [get_clocks [list fast_clk slow_clk]]
set_clock_groups -name async_clock_group -asynchronous \
-group clock_clk_A_sync_group \
```



-group [get\_clocks clk\_C]

#### **8.2.3** False CDC Violations – Tool Issues

#### False Violation #1

False violation paths occur occasionally due to Conformal Constraint Designer not being able to identify asynchronous FIFOs across two clock domains

### from\_instance:

 $\label{local-control} u\_ns\_fabric/*/u\_ns\_router\_*/u\_ns\_router/G\_*\_INBLK\_ENB.u\_*\_inblk/G\_IVCBUF\_IVCCTRL[*].G\_IVC\_ENB.G\_IVCBUF\_ASYNC.u\_ivcbuf\_async/reg\_array\_reg*$ 

**Resolution**: CDC violations from above starting path should be waived. The CDC tool fails to identify  $ns\_ivcbuf\_1rp\_a\_c$  module inside  $ns\_router$  as asynchronous FIFO. The  $to\_instance$  of these paths are various destination registers in the design.

### from\_instance:

 $u_ns_fabric/*/*/*/*/u_ns_strrxswitch/ns_strrxbrdg_layeriflogic0/strrxbrdg_lay[*].strrxfifologicvc*.IVCFIF O_ASYNC_*.vc*_fifo_async/reg_array_reg*$ 

**Resolution**: CDC violations from above starting path should be waived. The CDC tool fails to identify  $ns\_ivcbuf\_1rp\_a\_c$  module inside  $ns\_strrxswitch$  as asynchronous FIFO. The  $to\_instance$  of these paths are various destination registers in the design.

#### 8.2.4 Known CDC Violations

There are currently no known CDC violations in our design



Intel Corporation
2200 Mission College Blvd,
Santa Clara, CA - 95054.

